首頁>74ALVCH16501DGG>規(guī)格書詳情

74ALVCH16501DGG集成電路(IC)的通用總線功能規(guī)格書PDF中文資料

74ALVCH16501DGG
廠商型號

74ALVCH16501DGG

參數(shù)屬性

74ALVCH16501DGG 封裝/外殼為56-TFSOP(0.240",6.10mm 寬);包裝為管件;類別為集成電路(IC)的通用總線功能;產(chǎn)品描述:IC UNIV BUS TXRX 18BIT 56TSSOP

功能描述

18-bit universal bus transceiver; 3-state

封裝外殼

56-TFSOP(0.240",6.10mm 寬)

文件大小

253.8 Kbytes

頁面數(shù)量

15

生產(chǎn)廠商 Nexperia B.V. All rights reserved
企業(yè)簡稱

NEXPERIA安世

中文名稱

安世半導(dǎo)體(中國)有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-7 19:06:00

74ALVCH16501DGG規(guī)格書詳情

1. General description

The 74ALVCH16501 is an 18-bit universal transceiver with bus hold inputs and 3-state outputs.

Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable (LEAB

and LEBA), and clock (CPAB and CPBA) inputs. For A-to-B data flow, the device operates in the

transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CPAB is held

at a HIGH or LOW logic level. If LEAB is LOW, the A-bus data is stored in the latch/flip-flop on the

LOW-to-HIGH transition of CPAB. When OEAB is HIGH, the outputs are active. When OEAB is

LOW, the outputs are in the high-impedance state. Data flow for B-to-A is similar to that of A-to-B

but uses OEBA, LEBA and CPBA. The output enables are complimentary (OEAB is active HIGH

and OEBA is active LOW). This device is fully specified for partial power down applications using

IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current

through the device when it is powered down.

2. Features and benefits

? Wide supply voltage range from 1.2 V to 3.6 V

? CMOS low power dissipation

? Direct interface with TTL levels

? Current drive ±24 mA at VCC = 3.0 V

? Universal bus transceiver with D-type latches and D-type flip-flops capable of operating in

transparent, latched or clocked mode

? Bus hold on all data inputs

? Output drive capability 50 Ω transmission lines at 85 °C

? 3-state non-inverting outputs for bus-oriented applications

? Latch-up performance exceeds 100 mA per JESD78 Class II Level B

? Complies with JEDEC standards:

? JESD8-7 (1.65 V to 1.95 V)

? JESD8-5 (2.3 V to 2.7 V)

? JESD8C (2.7 V to 3.6 V)

? ESD protection:

? HBM JESD22-A114F exceeds 2000 V

? MM JESD22-A115-B exceeds 200 V

? Specified from -40 °C to +85 °C

產(chǎn)品屬性

  • 產(chǎn)品編號:

    74ALVCH16501DGG

  • 制造商:

    NXP USA Inc.

  • 類別:

    集成電路(IC) > 通用總線功能

  • 系列:

    74ALVCH

  • 包裝:

    管件

  • 邏輯類型:

    通用總線收發(fā)器

  • 電路數(shù):

    18 位

  • 電流 - 輸出高、低:

    24mA,24mA

  • 電壓 - 供電:

    2.3V ~ 3.6V

  • 工作溫度:

    -40°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    56-TFSOP(0.240",6.10mm 寬)

  • 供應(yīng)商器件封裝:

    56-TSSOP

  • 描述:

    IC UNIV BUS TXRX 18BIT 56TSSOP

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
NXP/恩智浦
22+
DHVQFN-14
12000
只有原裝,原裝,假一罰十
詢價
NXP
2024+
SOT364
188600
全新原廠原裝正品現(xiàn)貨 歡迎咨詢
詢價
NXP
21+
56TSSOP
13880
公司只售原裝,支持實(shí)單
詢價
TI/德州儀器
24+
TSSOP-56
860000
明嘉萊只做原裝正品現(xiàn)貨
詢價
NXP/恩智浦
24+
TSSOP-56
10000
十年沉淀唯有原裝
詢價
TI/德州儀器
23+
TSSOP
3000
全新原裝現(xiàn)貨 優(yōu)勢庫存
詢價
TI/德州儀器
23+
SSOP56
3200
正規(guī)渠道,只有原裝!
詢價
Nexperia(安世)
2021+
TSSOP-56
499
詢價
Nexperia(安世)
22+
TSSOP-56
9852
只做原裝正品現(xiàn)貨,或訂貨假一賠十!
詢價
22+
5000
詢價