首頁>74HC109PW>規(guī)格書詳情

74HC109PW中文資料飛利浦數(shù)據(jù)手冊PDF規(guī)格書

74HC109PW
廠商型號

74HC109PW

功能描述

Dual JK flip-flop with set and reset; positive-edge trigger

文件大小

65.67 Kbytes

頁面數(shù)量

9

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡稱

Philips飛利浦

中文名稱

荷蘭皇家飛利浦官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-5-21 10:07:00

人工找貨

74HC109PW價格和庫存,歡迎聯(lián)系客服免費人工找貨

74HC109PW規(guī)格書詳情

GENERAL DESCRIPTION

The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs; also complementary Q and Q outputs.

The set and reset are asynchronous active LOW inputs and operate independently of the clock input.

The J and K inputs control the state changes of the flip-flops as described in the mode select function table.

The J and K inputs must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation.

The JK design allows operation as a D-type flip-flop by tying the J and K inputs together.

Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

FEATURES

? J, K inputs for easy D-type flip-flop

? Toggle flip-flop or “do nothing” mode

? Output capability: standard

? ICC category: flip-flops

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI/德州儀器
1948+
DIP-14
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價
24+
N/A
72000
一級代理-主營優(yōu)勢-實惠價格-不悔選擇
詢價
ST
23+
SOP16
16900
正規(guī)渠道,只有原裝!
詢價
TOS
99/00+
DIP
550
原裝現(xiàn)貨海量庫存歡迎咨詢
詢價
TOSHIBA/東芝
23+
DIP
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
TOSHIBA/東芝
24+
NA/
3430
原裝現(xiàn)貨,當天可交貨,原型號開票
詢價
TOSHIBA/東芝
23+
92
6500
專注配單,只做原裝進口現(xiàn)貨
詢價
TOSHIBA/東芝
21+
SOP-14
6000
全新原裝 公司現(xiàn)貨 價優(yōu)
詢價
TOSHIBA
23+
SOP-14
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
TOS
DIP
68500
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
詢價