首頁(yè)>74HCT109PW>規(guī)格書詳情
74HCT109PW集成電路(IC)的觸發(fā)器規(guī)格書PDF中文資料
![74HCT109PW](https://oss.114ic.com/img3w/pdf141156.png)
廠商型號(hào) |
74HCT109PW |
參數(shù)屬性 | 74HCT109PW 封裝/外殼為16-TSSOP(0.173",4.40mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的觸發(fā)器;產(chǎn)品描述:IC FF JK TYPE DUAL 1BIT 16TSSOP |
功能描述 | Dual JK flip-flop with set and reset; positive-edge-trigger |
封裝外殼 | 16-TSSOP(0.173",4.40mm 寬) |
文件大小 |
271.64 Kbytes |
頁(yè)面數(shù)量 |
16 頁(yè) |
生產(chǎn)廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡(jiǎn)稱 |
NEXPERIA【安世】 |
中文名稱 | 安世半導(dǎo)體(中國(guó))有限公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-16 10:06:00 |
74HCT109PW規(guī)格書詳情
1. General description
The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and
K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs.
The set and reset are asynchronous active LOW inputs and operate independently of the clock
input. The J and K inputs control the state changes of the flip-flops as described in the mode
select function table. The J and K inputs must be stable one set-up time prior to the LOW-to-HIGH
clock transition for predictable operation. The JK design allows operation as a D-type flip-flop by
connecting the J and K inputs together. This device features reduced input threshold levels to allow
interfacing to TTL logic levels. Inputs also include clamp diodes, this enables the use of current
limiting resistors to interface inputs to voltages in excess of VCC.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall
times.
2. Features and benefits
? J and K inputs for easy D-type flip-flop
? Toggle flip-flop or do nothing mode
? Wide supply voltage range:
? For 74HC109: from 2.0 V to 6.0 V
? For 74HCT109: from 4.5 V to 5.5 V
? CMOS low power dissipation
? High noise immunity
? Input levels:
? For 74HC109: CMOS level
? For 74HCT109: TTL level
? Latch-up performance exceeds 100 mA per JESD 78 Class II Level B
? 74HC109 complies with JEDEC standards:
? JESD8C (2.7 V to 3.6 V)
? JESD7A (2.0 V to 6.0 V)
? 74HCT109 complies with JEDEC standard JESD7A (2.0 V to 6.0 V)
? ESD protection:
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-A exceeds 200 V
? Specified from -40 °C to +85 °C and from -40 °C to +125 °C
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
74HCT109PW,118
- 制造商:
Nexperia USA Inc.
- 類別:
集成電路(IC) > 觸發(fā)器
- 系列:
74HCT
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 功能:
設(shè)置(預(yù)設(shè))和復(fù)位
- 類型:
JK 型
- 輸出類型:
補(bǔ)充型
- 不同 V、最大 CL 時(shí)最大傳播延遲:
35ns @ 6V,50pF
- 觸發(fā)器類型:
正邊沿
- 電流 - 輸出高、低:
4mA,4mA
- 電壓 - 供電:
4.5V ~ 5.5V
- 工作溫度:
-40°C ~ 125°C(TA)
- 安裝類型:
表面貼裝型
- 供應(yīng)商器件封裝:
16-TSSOP
- 封裝/外殼:
16-TSSOP(0.173",4.40mm 寬)
- 描述:
IC FF JK TYPE DUAL 1BIT 16TSSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
24+ |
N/A |
78000 |
一級(jí)代理-主營(yíng)優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇 |
詢價(jià) | |||
NXP |
23+ |
20000 |
全新、原裝、現(xiàn)貨 |
詢價(jià) | |||
PHILIPS |
24+ |
SSOP |
35200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
PHI |
06+ |
SOIC |
1000 |
全新原裝 絕對(duì)有貨 |
詢價(jià) | ||
NEXPERIA |
24+ |
con |
35960 |
查現(xiàn)貨到京北通宇商城 |
詢價(jià) | ||
PHI |
23+ |
SMD |
12300 |
詢價(jià) | |||
NXP |
2024+ |
SOT403 |
188600 |
全新原廠原裝正品現(xiàn)貨 歡迎咨詢 |
詢價(jià) | ||
ph |
24+ |
N/A |
6980 |
原裝現(xiàn)貨,可開(kāi)13%稅票 |
詢價(jià) | ||
NXP |
2016+ |
SOP14 |
9000 |
只做原裝,假一罰十,公司可開(kāi)17%增值稅發(fā)票! |
詢價(jià) | ||
Nexperia |
2022+ |
原廠原包裝 |
8600 |
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷 |
詢價(jià) |