首頁>813078I>規(guī)格書詳情

813078I中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書

813078I
廠商型號

813078I

功能描述

Femtoclocks? VCXO-PLL Frequency Generator for Wireless Infrastructure Equipment

文件大小

773.45 Kbytes

頁面數(shù)量

27

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-3-20 19:46:00

人工找貨

813078I價格和庫存,歡迎聯(lián)系客服免費人工找貨

813078I規(guī)格書詳情

General Description

The ICS813078I is a member of the HiperClocks family of high

performance clock solutions from IDT. The ICS813078I a PLL

based synchronous clock solution that is optimized for wireless

infrastructure equipment where frequency translation and jitter

attenuation is needed.

The device contains two internal PLL stages that are cascaded in

series. The first PLL stage attenuates the reference clock jitter by

using an internal or external VCXO circuit. The internal VCXO

requires the connection of an external inexpensive pullable crystal

(XTAL) to the ICS813078I. This first PLL stage (VCXO PLL) uses

external passive loop filter components which are used to

optimize the PLL loop bandwidth and damping characteristics for

the given application. The output of the first stage VCXO PLL is a

stable and jitter-tolerant 30.72MHz reference input for the second

PLL stage. The second PLL stage provides frequency translation

by multiplying the output of the first stage up to 491.52MHz or

614.4MHz. The low phase noise characteristics of the VCXO-PLL

clock signal is maintained by the internal FemtoClock? PLL,

which requires no external components or complex programming.

Two independently configurable frequency dividers translate the

internal VCO signal to the desired output frequencies. All

frequency translation ratios are set by device configuration pins.

Supported input reference clock frequencies:

10MHz, 12.8MHz, 15MHz, 15.36MHz, 20MHz, 30.72MHz,

61.44MHz, and 122.88MHz

Supported output clock frequencies:

30.72MHz, 38.4MHz, 61.44MHz, 76.8MHz, 122.88MHz,

153.6MHz, 245.76MHz, 491.52MHz, and 614.4MHz

Features

? Nine outputs, organized in three independent output banks with

differential LVPECL and single-ended outputs

? One differential input clock can accept the following differential

input levels: LVDS, LVPECL, LVHSTL

? One single-ended clock input

? Frequency generation optimized for wireless infrastructure

? Attenuates the phase jitter of the input clock signal by using

low-cost pullable fundamental mode crystal (XTAL)

? Internal Femtoclock frequency multiplier stage eliminates the

need for an expensive external high frequency VCXO

? LVCMOS levels for all control I/O

? RMS phase jitter @ 122.88MHz, using a 30.72MHz crystal

(12kHz to 20MHz): 1.1ps rms (typical)

? RMS phase jitter @ 61.44MHz, using a 30.72MHz crystal

(12kHz to 20MHz): 0.97ps rms (typical)

? VCXO PLL bandwidth can be optimized for jitter attenuation and

reference frequency tracking using external loop filter

components

? PLL fast-lock control

? PLL lock detect output

? Absolute pull range is +/-50 ppm

? Full 3.3V supply voltage

? -40°C to 85°C ambient operating temperature

? Available in lead-free (RoHS 6) package

? For replacement device use 8T49N285-dddNLGI

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
UNAVMIC
06+
BGA
742
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
UTC
2024+
SOT23
500000
誠信服務(wù),絕對原裝原盤
詢價
進口原裝
23+
BGA
9980
價格優(yōu)勢、原裝現(xiàn)貨、客戶至上。歡迎廣大客戶來電查詢
詢價
UNAVMIC
21+
BGA
742
原裝現(xiàn)貨假一賠十
詢價
UTC/友順
25+
SOT23
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價
UTC
2023+
BGA
50000
原裝現(xiàn)貨
詢價
UNAVM
23+
NA/
50000
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
UTC
24+
BGA
2140
全新原裝!現(xiàn)貨特價供應(yīng)
詢價
ADI
24+
SOP-8
257
詢價
UTC
24+
BGA
3500
原裝現(xiàn)貨,可開13%稅票
詢價