首頁(yè)>82V3280PFG>規(guī)格書(shū)詳情

82V3280PFG集成電路(IC)的應(yīng)用特定時(shí)鐘/定時(shí)規(guī)格書(shū)PDF中文資料

82V3280PFG
廠商型號(hào)

82V3280PFG

參數(shù)屬性

82V3280PFG 封裝/外殼為100-LQFP;包裝為卷帶(TR);類(lèi)別為集成電路(IC)的應(yīng)用特定時(shí)鐘/定時(shí);產(chǎn)品描述:IC PLL WAN SE STRATUM 2 100-TQFP

功能描述

WAN PLL

封裝外殼

100-LQFP

文件大小

1.24182 Mbytes

頁(yè)面數(shù)量

173 頁(yè)

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡(jiǎn)稱(chēng)

RENESAS瑞薩

中文名稱(chēng)

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-5-25 20:00:00

人工找貨

82V3280PFG價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

82V3280PFG規(guī)格書(shū)詳情

FEATURES

HIGHLIGHTS

? The first single PLL chip:

? Features 0.5 mHz to 560 Hz bandwidth

? Exceeds GR-253-CORE (OC-12) and ITU-T G.813 (STM-16/

Option I) jitter generation requirements

? Provides node clocks for Cellular and WLL base-station (GSM

and 3G networks)

? Provides clocks for DSL access concentrators (DSLAM), especially

for Japan TCM-ISDN network timing based ADSL equipments

MAIN FEATURES

? Provides an integrated single-chip solution for Synchronous Equipment

Timing Source, including Stratum 2, 3E, 3, SMC, 4E and 4

clocks

? Employs DPLL and APLL to feature excellent jitter performance

and minimize the number of the external components

? Integrates T0 DPLL and T4 DPLL; T4 DPLL locks independently or

locks to T0 DPLL

? Supports Forced or Automatic operating mode switch controlled by

an internal state machine; the primary operating modes are Free-

Run, Locked and Holdover

? Supports programmable DPLL bandwidth (0.5 mHz to 560 Hz in 19

steps) and damping factor (1.2 to 20 in 5 steps)

? Supports 1.1X10-5 ppm absolute holdover accuracy and 4.4X10-8

ppm instantaneous holdover accuracy

? Supports PBO to minimize phase transients on T0 DPLL output to

be no more than 0.61 ns

? Supports phase absorption when phase-time changes on T0

selected input clock are greater than a programmable limit over an

interval of less than 0.1 seconds

? Supports programmable input-to-output phase offset adjustment

? Limits the phase and frequency offset of the outputs

? Supports manual and automatic selected input clock switch

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    82V3280PFG

  • 制造商:

    Renesas Electronics America Inc

  • 類(lèi)別:

    集成電路(IC) > 應(yīng)用特定時(shí)鐘/定時(shí)

  • 包裝:

    卷帶(TR)

  • PLL:

  • 主要用途:

    以太網(wǎng),SONET/SDH,Stratum

  • 輸入:

    CMOS,LVDS,PECL

  • 輸出:

    CMOS,LVDS,PECL

  • 比率 - 輸入:

    14:9

  • 差分 - 輸入:

    是/是

  • 頻率 - 最大值:

    622.08MHz

  • 電壓 - 供電:

    3V ~ 3.6V

  • 工作溫度:

    -40°C ~ 85°C

  • 安裝類(lèi)型:

    表面貼裝型

  • 封裝/外殼:

    100-LQFP

  • 供應(yīng)商器件封裝:

    100-TQFP(14x14)

  • 描述:

    IC PLL WAN SE STRATUM 2 100-TQFP

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
IDT
25+
LQFP100
65248
百分百原裝現(xiàn)貨 實(shí)單必成
詢(xún)價(jià)
IDT
2023+
TQFP100
8635
一級(jí)代理優(yōu)勢(shì)現(xiàn)貨,全新正品直營(yíng)店
詢(xún)價(jià)
IDT
22+
NA
10000
原裝正品支持實(shí)單
詢(xún)價(jià)
Renesas
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票!
詢(xún)價(jià)
IDT
23+
LQFP100
5333
原裝正品代理渠道價(jià)格優(yōu)勢(shì)
詢(xún)價(jià)
原裝IDT
24+
TQFP100
5000
全新原裝正品,現(xiàn)貨銷(xiāo)售
詢(xún)價(jià)
IDT
24+
QFP
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增
詢(xún)價(jià)
IDT
16+
QFP
2500
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)!
詢(xún)價(jià)
RENESAS(瑞薩)/IDT
2447
TQFP-100(14x14)
315000
一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨
詢(xún)價(jià)
RENESAS(瑞薩電子)
22+
NA
500000
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂
詢(xún)價(jià)