首頁(yè)>A67P8318E-2.8F>規(guī)格書(shū)詳情

A67P8318E-2.8F中文資料歐密格光電數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

A67P8318E-2.8F
廠(chǎng)商型號(hào)

A67P8318E-2.8F

功能描述

256K X 18, 128K X 36 LVTTL, Pipelined ZeBL SRAM

文件大小

255.94 Kbytes

頁(yè)面數(shù)量

18 頁(yè)

生產(chǎn)廠(chǎng)商 Jiangsu Omigu Technology Co., Ltd.
企業(yè)簡(jiǎn)稱(chēng)

AMICC歐密格光電

中文名稱(chēng)

江蘇歐密格光電科技股份有限公司官網(wǎng)

原廠(chǎng)標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠(chǎng)下載

更新時(shí)間

2025-5-4 11:10:00

人工找貨

A67P8318E-2.8F價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

A67P8318E-2.8F規(guī)格書(shū)詳情

General Description

The AMIC Zero Bus Latency (ZeBLTM) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process.

The A67P8318, A67P7336 SRAMs integrate a 256K X 18, 128K X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. These SRAMs are optimized for 100 percent bus utilization without the insertion of any wait cycles during Write-Read alternation.

Features

■ Fast access time: 2.6/2.8/3.2/3.5/3.8/4.2 (250/227/200/166/150/133MHz)

■ Zero Bus Latency between READ and WRITE cycles allows 100 bus utilization

■ Signal +2.5V ± 5 power supply

■ Individual Byte Write control capability

■ Clock enable ( CEN) pin to enable clock and suspend operations

■ Clock-controlled and registered address, data and control signals

■ Registered output for pipelined applications

■ Three separate chip enables allow wide range of options for CE control, address pipelining

■ Internally self-timed write cycle

■ Selectable BURST mode (Linear or Interleaved)

■ SLEEP mode (ZZ pin) provided

■ Available in 100 pin LQFP package

產(chǎn)品屬性

  • 型號(hào):

    A67P8318E-2.8F

  • 制造商:

    AMICC

  • 制造商全稱(chēng):

    AMIC Technology

  • 功能描述:

    256K X 18, 128K X 36 LVTTL, Pipelined ZeBL SRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
AMIC
23+
10000
原廠(chǎng)授權(quán)代理,海外優(yōu)勢(shì)訂貨渠道??商峁┐罅繋?kù)存,詳
詢(xún)價(jià)
AMICC
23+
原廠(chǎng)原包
19960
只做進(jìn)口原裝 終端工廠(chǎng)免費(fèi)送樣
詢(xún)價(jià)