首頁>AD4030-24BBCZ>規(guī)格書詳情

AD4030-24BBCZ中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書

AD4030-24BBCZ
廠商型號(hào)

AD4030-24BBCZ

功能描述

24-Bit, 2 MSPS/500 kSPS, SAR ADCs

文件大小

2.41379 Mbytes

頁面數(shù)量

50

生產(chǎn)廠商 Analog Devices
企業(yè)簡稱

AD亞德諾

中文名稱

亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-20 22:59:00

AD4030-24BBCZ規(guī)格書詳情

GENERAL DESCRIPTION

The AD4030-24/AD4032-24 are 2 MSPS or 500 kSPS successive

approximation register (SAR), analog-to-digital converters (ADC)

with Easy Drive?. With a guaranteed maximum ±0.9 ppm integral

nonlinearity (INL) and no missing codes at 24-bits, the AD4030-24/

AD4032-24 achieve unparalleled precision from ?40°C to +125°C.

Figure 1 shows the functional architecture of the AD4030-24/

AD4032-24.

A low drift, internal precision reference buffer eases voltage

reference sharing with other system circuitry. The AD4030-24/

AD4032-24 offer a typical dynamic range of 109 dB when using

a 5 V reference. The low noise floor enables signal chains requiring

less gain and lower power. A block averaging filter with programmable

decimation ratio can increase dynamic range up to 155.5 dB.

The wide differential input and common mode ranges allow inputs

to use the full ±VREF range without saturating, simplifying signal

conditioning requirements and system calibration. The improved

settling of the Easy Drive analog inputs broadens the selection

of analog front-end components compatible with the AD4030-24/

AD4032-24. Both single-ended and differential signals are supported.

The versatile Flexi-SPI serial peripheral interface (SPI) eases host

processor and ADC integration. A wide data clocking window, multiple

SDO lanes, and optional dual data rate (DDR) data clocking can

reduce the serial clock to 10 MHz while operating at a sample rate

of 2 MSPS or 500 kSPS. Echo clock mode and ADC host clock

mode relax the timing requirements and simplify the use of digital

isolators.

The 7 mm × 7 mm, 64-Ball CSP_BGA package of the AD4030-24/

AD4032-24 integrates all critical power supply and reference bypass

capacitors, reducing the footprint and system component

count, and lessening sensitivity to board layout.

FEATURES

? High performance

? Throughput: 2 MSPS (AD4030-24) or 500 kSPS (AD4032-24)

options

? INL: ±0.9 ppm maximum from ?40°C to +125°C

? SNR: 108.4 dB typical

? THD: ?127 dB typical

? NSD: ?169 dBFS/Hz typical

? Low power

? 30 mW at 2 MSPS

? 10 mW at 500 kSPS

? 3 mW at 10 kSPS

? Easy Drive? features reduce system complexity

? Low 1.2 μA input current for dc inputs at 2 MSPS

? Wide common-mode input range: ?(1/128) × VREF to

+(129/128) × VREF

? Flexible external reference voltage range: 4.096 V to 5 V

? Accurate integrated reference buffer with 2 μF bypass

capacitor

? Programmable block averaging filter with up to 216 decimation

? Extended sample resolution to 30 bits

? Overrange and synchronization bits

? Flexi-SPI digital interface

? 1, 2, or 4 SDO lanes allows slower SCK

? Echo clock mode simplifies use of digital isolator

? Compatible with 1.2 V to 1.8 V logic

? 7 mm × 7 mm, 64-Ball CSP_BGA package with internal supply

and reference capacitors to help reduce system footprint

APPLICATIONS

? Automatic test equipment

? Digital control loops

? Medical instrumentation

? Seismology

? Semiconductor manufacturing

? Scientific instrumentation

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
ADI(亞德諾)
23+
NA/
8735
原廠直銷,現(xiàn)貨供應(yīng),賬期支持!
詢價(jià)
AD
23+
CAN8
9827
詢價(jià)
AD
24+
CAN8
6980
原裝現(xiàn)貨,可開13%稅票
詢價(jià)
ADI/亞德諾
21+
原封裝
13880
公司只售原裝,支持實(shí)單
詢價(jià)
AD
24+
CAN8
16800
絕對(duì)原裝進(jìn)口現(xiàn)貨,假一賠十,價(jià)格優(yōu)勢(shì)!?
詢價(jià)
22+
2450
公司只做原裝!現(xiàn)貨供應(yīng)!
詢價(jià)
ADI/亞德諾
22+
66900
原封裝
詢價(jià)
ADI(亞德諾)
23+
-
13620
公司只做原裝正品,假一賠十
詢價(jià)
24+
DIP18
3629
原裝優(yōu)勢(shì)!房間現(xiàn)貨!歡迎來電!
詢價(jià)
22+
5000
詢價(jià)