首頁(yè)>AD802-155BR>規(guī)格書(shū)詳情
AD802-155BR中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
AD802-155BR |
功能描述 | Clock Recovery and Data Retiming Phase-Locked Loop |
文件大小 |
253.41 Kbytes |
頁(yè)面數(shù)量 |
12 頁(yè) |
生產(chǎn)廠商 | Analog Devices |
企業(yè)簡(jiǎn)稱(chēng) |
AD【亞德諾】 |
中文名稱(chēng) | 亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-22 11:16:00 |
人工找貨 | AD802-155BR價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
AD802-155BR規(guī)格書(shū)詳情
PRODUCT DESCRIPTION
The AD800 and AD802 employ a second order phase-locked loop architecture to perform clock recovery and data retiming on Non-Return to Zero, NRZ, data. This architecture is capable of supporting data rates between 20 Mbps and 160 Mbps. The products described here have been defined to work with standard telecommunications bit rates. 45 Mbps DS-3 and 52 Mbps STS-1 are supported by the AD800-45 and AD800-52 respectively. 155 Mbps STS-3 or STM-1 are supported by the AD802-155.
Unlike other PLL-based clock recovery circuits, these devices do not require a preamble or an external VCXO to lock onto input data. The circuit acquires frequency and phase lock using two control loops. The frequency acquisition control loop initially acquires the clock frequency of the input data. The phase-lock loop then acquires the phase of the input data, and ensures that the phase of the output signals track changes in the phase of the input data. The loop damping of the circuit is dependent on the value of a user selected capacitor; this defines jitter peaking performance and impacts acquisition time. The devices exhibit 0.08 dB jitter peaking, and acquire lock on random or scrambled data within 4 × 105 bit periods when using a damping factor of 5.
FEATURES
Standard Products
44.736 Mbps—DS-3
51.84 Mbps—STS-1
155.52 Mbps—STS-3 or STM-1
Accepts NRZ Data, No Preamble Required
Recovered Clock and Retimed Data Outputs
Phase-Locked Loop Type Clock Recovery—No Crystal Required
Random Jitter: 208 Peak-to-Peak
Pattern Jitter: Virtually Eliminated
10KH ECL Compatible
Single Supply Operation: –5.2 V or +5 V
Wide Operating Temperature Range: –408C to +858C
產(chǎn)品屬性
- 型號(hào):
AD802-155BR
- 制造商:
Rochester Electronics LLC
- 功能描述:
- Bulk
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ADI/亞德諾 |
22+ |
SOP |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢(xún)價(jià) | ||
ANALOGDEVICES |
24+ |
35200 |
一級(jí)代理/放心采購(gòu) |
詢(xún)價(jià) | |||
AD |
24+ |
3378 |
絕對(duì)原裝公司現(xiàn)貨供應(yīng)!價(jià)格優(yōu)勢(shì) |
詢(xún)價(jià) | |||
AD |
23+ |
SSOP |
3200 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售! |
詢(xún)價(jià) | ||
Analog |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票! |
詢(xún)價(jià) | |||
ADI/亞德諾 |
22+ |
SOP20 |
21033 |
原裝正品現(xiàn)貨,可開(kāi)13個(gè)點(diǎn)稅 |
詢(xún)價(jià) | ||
ADI(亞德諾) |
23+ |
NA |
20094 |
正納10年以上分銷(xiāo)經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持 |
詢(xún)價(jià) | ||
AD |
21+ |
原廠原包裝 |
13880 |
公司只售原裝,支持實(shí)單 |
詢(xún)價(jià) | ||
98 |
1310 |
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力 |
詢(xún)價(jià) | ||||
AD |
23+ |
SOP |
9827 |
詢(xún)價(jià) |