首頁(yè)>AD9082-FMCA-EBZ>規(guī)格書詳情
AD9082-FMCA-EBZ中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書
![AD9082-FMCA-EBZ](https://oss.114ic.com/img3w/pdf141156.png)
廠商型號(hào) |
AD9082-FMCA-EBZ |
功能描述 | MxFE Quad, 16-Bit, 12 GSPS RF DAC and Dual, 12-Bit, 6 GSPS RF ADC |
文件大小 |
851.58 Kbytes |
頁(yè)面數(shù)量 |
36 頁(yè) |
生產(chǎn)廠商 | Analog Devices |
企業(yè)簡(jiǎn)稱 |
AD【亞德諾】 |
中文名稱 | 亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-12 21:24:00 |
AD9082-FMCA-EBZ規(guī)格書詳情
FEATURES
Flexible reconfigurable common platform design
4 DACs and 2 ADCs (4D2A) and 2D2A options
Supports single, dual, and quad band
Datapaths and DSP blocks are fully bypassable
DAC to ADC sample rate ratios of 1, 2, 3, and 4
On-chip PLL with multichip synchronization
External RFCLK input option for off-chip PLL
Maximum DAC sample rate up to 12 GSPS
Maximum data rate up to 12 GSPS using JESD204C
Useable analog bandwidth to 8 GHz
Maximum ADC sample rate up to 6 GSPS
Maximum data rate up to 6 GSPS using JESD204C
Useable analog bandwidth to 8 GHz
ADC ac performance at 6 GSPS, input at 2.7 GHz, ?1 dBFS
Full-scale input voltage: 1.475 V p-p
Noise density: ?147.5 dBFS/Hz
Noise figure: 25.3 dB
HD2: ?72 dBFS
HD3: ?68 dBFS
Worst other (excluding HD2 and HD3): ?78 dBFS
DAC ac performance at 12 GSPS, output at 2.6 GHz
Full-scale output current range: 6.43 mA to 37.75 mA
Two-tone IMD3 (?6 dBFS per tone): ?72 dBc
NSD, single-tone: ?160 dBc/Hz
SFDR, single-tone: 75 dBc
Versatile digital features
Selectable interpolation and decimation filters
Configurable DDC and DUC
8 fine complex DUCs and 4 coarse complex DUCs
8 fine complex DDCs and 4 coarse complex DDCs
48-bit NCO per DUC or DDC
Option to bypass fine and coarse DUC/DDC
Programmable 192-tap PFIR filter for receive equalization
Supports 4 different profile settings loaded via GPIO
Programable delay per data path
Receive AGC support
Fast detect with low latency for fast AGC control
Signal monitor for slow AGC control
Dedicated AGC support pins
Transmit DPD support
Fine DUC channel gain control and delay adjust
Coarse DDC delay adjust for DPD observation path
Auxiliary features
Fast frequency hopping
Direct digital synthesis (DDS)
Low latency loopback modes (receive datapath data can be routed to the transmit datapaths)
ADC clock driver with selectable divide ratios
Power amplifier downstream protection circuitry
On-chip temperature monitoring unit
Flexible GPIO pins
TDD power savings option
SERDES JESD204B/C interface, 16 lanes up to 24.75 Gbps
8 lanes JESD204B/C transmitter (JTx) and 8 lanes JESD204B/C receiver (JRx)
JESD204B compliance with the maximum 15.5 Gbps
JESD204C compliance with the maximum 24.75 Gbps
Supports real or complex digital data (8-, 12-, 16-, or 24-bit)
15 mm × 15 mm, 324-ball BGA with 0.8 mm pitch
APPLICATIONS
Wireless communications infrastructure
Microwave point to point, E-band, and 5G mmWave
Broadband communications systems
DOCSIS 3.1 and 4.0 CMTS
Phased array radar and electronic warfare
Electronic test and measurement systems
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ADI |
24+ |
100-Ball CSPBGA (9mm x 9mm x 1 |
3660 |
十年信譽(yù),只做全新原裝正品現(xiàn)貨,以優(yōu)勢(shì)說(shuō)話 !! |
詢價(jià) | ||
ADI(亞德諾) |
23+ |
13620 |
公司只做原裝正品,假一賠十 |
詢價(jià) | |||
ADI/亞德諾 |
23+ |
N/A |
3500 |
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!! |
詢價(jià) | ||
CALLxMFG |
24+ |
原廠封裝 |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價(jià) | ||
AD |
20+ |
100-LFBGABGA |
50 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
AnalogDevices |
SOP14 |
1800 |
AD代理旗下一級(jí)分銷商,主營(yíng)AD全系列產(chǎn)品 |
詢價(jià) | |||
ADI/亞德諾 |
22+ |
66900 |
原封裝 |
詢價(jià) | |||
ADI(亞德諾) |
23+ |
NA |
10000 |
原裝,BOM表可配單 |
詢價(jià) | ||
ADI(亞德諾) |
23+ |
NA/ |
8735 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價(jià) | ||
ADI(亞德諾) |
23+ |
15000 |
專業(yè)幫助客戶找貨 配單,誠(chéng)信可靠! |
詢價(jià) |