首頁>AD9557SLASHPCBZ>規(guī)格書詳情

AD9557SLASHPCBZ中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書

AD9557SLASHPCBZ
廠商型號(hào)

AD9557SLASHPCBZ

功能描述

Dual Input Multiservice

文件大小

1.30722 Mbytes

頁面數(shù)量

92

生產(chǎn)廠商 Analog Devices
企業(yè)簡(jiǎn)稱

AD亞德諾

中文名稱

亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-3-30 23:48:00

人工找貨

AD9557SLASHPCBZ價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

AD9557SLASHPCBZ規(guī)格書詳情

GENERAL DESCRIPTION

The AD9557 is a low loop bandwidth clock multiplier that provides jitter cleanup and synchronization for many systems, including synchronous optical networks (OTN/SONET/SDH). The AD9557 generates an output clock synchronized to up to four external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9557 continuously generates a low jitter output clock even when all reference inputs have failed.

FEATURES

Supports GR-1244 Stratum 3 stability in holdover mode

Supports smooth reference switchover with virtually

no disturbance on output phase

Supports Telcordia GR-253 jitter generation, transfer, and

tolerance for SONET/SDH up to OC-192 systems

Supports ITU-T G.8262 synchronous Ethernet slave clocks

Supports ITU-T G.823, G.824, G.825, and G.8261

Auto/manual holdover and reference switchover

2 reference inputs (single-ended or differential)

Input reference frequencies: 2 kHz to 1250 MHz

Reference validation and frequency monitoring (1 ppm)

Programmable input reference switchover priority

20-bit programmable input reference divider

2 pairs of clock output pins, with each pair configurable as

a single differential LVDS/HSTL output or as 2 single-ended

CMOS outputs

Output frequencies: 360 kHz to 1250 MHz

Programmable 17-bit integer and 23-bit fractional

feedback divider in digital PLL

Programmable digital loop filter covering loop bandwidths

from 0.1 Hz to 5 kHz (2 kHz maximum for <0.1 dB of peaking)

Low noise system clock multiplier

Frame sync support

Adaptive clocking

Optional crystal resonator for system clock input

On-chip EEPROM to store multiple power-up profiles

Pin program function for easy frequency translation

configuration

Software controlled power-down

40-lead, 6 mm × 6 mm, LFCSP package

APPLICATIONS

Network synchronization, including synchronous Ethernet

and SDH to OTN mapping/demapping

Cleanup of reference clock jitter

SONET/SDH/OTN clocks up to 100 Gbps, including FEC

Stratum 3 holdover, jitter cleanup, and phase transient control

Wireless base station controllers

Cable infrastructure

Data communications

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
ADI/亞德諾
24+
LFCSP-VQ-64
25000
原裝正品公司現(xiàn)貨,假一賠十!
詢價(jià)
AD
2020+
LFCSP64
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
ADI/亞德諾
21+
LFCSP-VQ-64
8080
只做原裝,質(zhì)量保證
詢價(jià)
Analog
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價(jià)
ADI/亞德諾
23+
EB/PCB
3000
只做原裝正品,假一賠十
詢價(jià)
ADI/亞德諾
22+
LFCSP-64
13000
原裝正品
詢價(jià)
ADI/亞德諾
22+
66900
原封裝
詢價(jià)
ADI/亞德諾
24+
LFCSP-64
25500
授權(quán)代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價(jià)銷售
詢價(jià)
ADI
2022+
LFCSP
8600
英瑞芯只做原裝正品
詢價(jià)
ADI(亞德諾)/LINEAR
2447
LFCSP-VQ-64
315000
一級(jí)代理專營品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長期排單到貨
詢價(jià)