ADCLK846集成電路(IC)的時(shí)鐘緩沖器驅(qū)動(dòng)器規(guī)格書(shū)PDF中文資料
廠商型號(hào) |
ADCLK846 |
參數(shù)屬性 | ADCLK846 封裝/外殼為24-WFQFN 裸露焊盤,CSP;包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的時(shí)鐘緩沖器驅(qū)動(dòng)器;產(chǎn)品描述:IC CLK BUFFER 1:6 1.2GHZ 24LFCSP |
功能描述 | 1.8 V, 6 LVDS/12 CMOS Outputs Low Power Clock Fanout Buffer |
封裝外殼 | 24-WFQFN 裸露焊盤,CSP |
文件大小 |
524.01 Kbytes |
頁(yè)面數(shù)量 |
16 頁(yè) |
生產(chǎn)廠商 | Analog Devices |
企業(yè)簡(jiǎn)稱 |
AD【亞德諾】 |
中文名稱 | 亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-6 22:30:00 |
ADCLK846規(guī)格書(shū)詳情
ADCLK846屬于集成電路(IC)的時(shí)鐘緩沖器驅(qū)動(dòng)器。由亞德諾半導(dǎo)體技術(shù)有限公司制造生產(chǎn)的ADCLK846時(shí)鐘緩沖器,驅(qū)動(dòng)器時(shí)鐘緩沖器和驅(qū)動(dòng)器集成電路產(chǎn)品族中的產(chǎn)品用于幫助信號(hào)在系統(tǒng)中傳輸,常用作頻率/時(shí)間參考信號(hào),以同步系統(tǒng)內(nèi)的活動(dòng)。盡管這些器件最常用到的功能就是緩沖(即,為使信號(hào)不受驅(qū)動(dòng)負(fù)載的影響而從某個(gè)信號(hào)源復(fù)制信號(hào)),但是該產(chǎn)品族中的某些器件還能執(zhí)行其他功能,例如選擇性改變緩沖信號(hào)路徑、按某個(gè)整數(shù)值分割信號(hào)頻率,或進(jìn)行所用電信號(hào)格式轉(zhuǎn)換。
CIRCUIT DESCRIPTION
The circuit in Figure 1 was constructed by connecting the respective evaluation boards for the individual products. Connections were made with matched cable lengths. The first of three basic requirements to synchronize multiple AD9910’s is to provide a co-incident reference clock (REF CLK).
The setup uses the AD9520 as the REF CLK source for each AD9910 DDS. The AD9520 runs off an external crystal and the internal PLL. The AD9520 distributes phase aligned 1 GHz REF CLKs (PECL outputs) to all four AD9910 evaluation boards. It also provides a CMOS output clock to the Tektronix DG2020A data pattern generator for the IO_UPDATE.
CIRCUIT FUNCTION AND BENEFITS
Synchronization of multiple DDS devices allows precise digital tuning control of the phase and amplitude across multiple frequency carriers. This type of control is useful in radar applications and quadrature (I/Q) upconversion for side-band suppression.
The circuit in Figure 1 demonstrates how to synchronize four AD9910 1 GSPS, DDS chips using the AD9520 clock generator and the ADCLK846 clock fanout buffer. The result is precise phase alignment between the clock and output signals of four AD9910 devices.
產(chǎn)品屬性
更多- 產(chǎn)品編號(hào):
ADCLK846BCPZ
- 制造商:
Analog Devices Inc.
- 類別:
集成電路(IC) > 時(shí)鐘緩沖器,驅(qū)動(dòng)器
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 類型:
扇出緩沖器(分配)
- 電路數(shù):
1
- 比率 - 輸入:
1:6
- 差分 - 輸入:
是/是
- 輸入:
CML,CMOS,HSTL,LVDS,LVPECL
- 輸出:
CMOS,LVDS
- 電壓 - 供電:
1.71V ~ 1.89V
- 工作溫度:
-40°C ~ 85°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
24-WFQFN 裸露焊盤,CSP
- 供應(yīng)商器件封裝:
24-LFCSP(4x4)
- 描述:
IC CLK BUFFER 1
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ADI |
2020+ |
LFCSP-2 |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
ADI/亞德諾 |
23+ |
LFCSP-24 |
30000 |
原裝正品公司現(xiàn)貨,假一賠十! |
詢價(jià) | ||
ADI |
20+ |
QFP |
33680 |
ADI原裝主營(yíng)-可開(kāi)原型號(hào)增稅票 |
詢價(jià) | ||
ADI/亞德諾 |
2023+ |
LFCSP-24 |
6000 |
全新原裝深圳倉(cāng)庫(kù)現(xiàn)貨有單必成 |
詢價(jià) | ||
23+ |
NA |
6800 |
原裝正品,力挺實(shí)單 |
詢價(jià) | |||
ADI |
22+ |
LFCSP24 |
6000 |
原廠原裝,價(jià)格優(yōu)勢(shì)!13246658303 |
詢價(jià) | ||
ADI/亞德諾 |
21+ |
LFCSP-24 |
6000 |
原裝現(xiàn)貨 |
詢價(jià) | ||
ADI(亞德諾)/LINEAR |
1942+ |
LFCSP-24 |
2532 |
向鴻只做原裝,倉(cāng)庫(kù)庫(kù)存優(yōu)勢(shì)數(shù)量請(qǐng)確認(rèn) |
詢價(jià) | ||
ADI |
22+23+ |
LFCSP24 |
36477 |
絕對(duì)原裝正品現(xiàn)貨,全新深圳原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
ADI/亞德諾 |
21+ |
LFCSP-24 |
8080 |
只做原裝,質(zhì)量保證 |
詢價(jià) |