首頁(yè)>ADSP-21061LASZ-176>規(guī)格書詳情
ADSP-21061LASZ-176中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
ADSP-21061LASZ-176 |
功能描述 | Commercial Grade SHARC DSP Microcomputer |
文件大小 |
870.93 Kbytes |
頁(yè)面數(shù)量 |
52 頁(yè) |
生產(chǎn)廠商 | Analog Devices |
企業(yè)簡(jiǎn)稱 |
AD【亞德諾】 |
中文名稱 | 亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-21 19:39:00 |
人工找貨 | ADSP-21061LASZ-176價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- ADSP-21061LAS-176
- ADSP-21061LAS-160
- ADSP-21061L_15
- ADSP-21061KSZ-200
- ADSP-21061KSZ-160
- ADSP-21061KSZ-133
- ADSP-21061KS-200
- ADSP-21061KS-200
- ADSP-21061KS-160
- ADSP-21061KS-160
- ADSP-21061KS-133
- ADSP-21061KS-133
- ADSP-21061_15
- ADSP-21060LKSZ-160
- ADSP-21060LKSZ-160
- ADSP-21060LKSZ-160
- ADSP-21060LKSZ-133
- ADSP-21060LKSZ-133
ADSP-21061LASZ-176規(guī)格書詳情
GENERAL DESCRIPTION
The ADSP-21061 SHARC—Super Harvard Architecture Computer—is a signal processing microcomputer that offers new capabilities and levels of performance. The ADSP-21061 SHARC is a 32-bit processor optimized for high performance DSP applications. The ADSP-21061 builds on the ADSP-21000 DSP core to form a complete system-on-a-chip, adding a dualported on-chip SRAM and integrated I/O peripherals supported by a dedicated I/O bus.
SUMMARY
High performance signal processor for communications, graphics, and imaging applications
Super Harvard Architecture
Four independent buses for dual data fetch, instruction fetch, and nonintrusive I/O
32-bit IEEE floating-point computation units—multiplier, ALU, and shifter
Dual-ported on-chip SRAM and integrated I/O peripherals—a complete system-on-a-chip
Integrated multiprocessing features
KEY FEATURES—PROCESSOR CORE
50 MIPS, 20 ns instruction rate, single-cycle instruction execution
120 MFLOPS peak, 80 MFLOPS sustained performance
Dual data address generators with modulo and bit-reverse addressing
Efficient program sequencing with zero-overhead looping: single-cycle loop setup
IEEE JTAG Standard 1149.1 test access port and on-chip emulation
32-bit single-precision and 40-bit extended-precision IEEE floating-point data formats or 32-bit fixed-point data format
240-lead MQFP package, thermally enhanced MQFP, 225-ball plastic ball grid array (PBGA)
Lead (Pb) free packages. For more information, see Ordering Guide on Page 52.
產(chǎn)品屬性
- 型號(hào):
ADSP-21061LASZ-176
- 功能描述:
IC DSP CONTROLLER 32BIT 240MQFP
- RoHS:
是
- 類別:
集成電路(IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器)
- 系列:
SHARC®
- 標(biāo)準(zhǔn)包裝:
40
- 系列:
TMS320DM64x, DaVinci™
- 類型:
定點(diǎn)
- 接口:
I²C,McASP,McBSP
- 時(shí)鐘速率:
400MHz
- 非易失內(nèi)存:
外部
- 芯片上RAM:
160kB 電壓 -
- 輸入/輸出:
3.30V 電壓 -
- 核心:
1.20V
- 工作溫度:
0°C ~ 90°C
- 安裝類型:
表面貼裝
- 封裝/外殼:
548-BBGA,F(xiàn)CBGA
- 供應(yīng)商設(shè)備封裝:
548-FCBGA(27x27)
- 包裝:
托盤
- 配用:
TMDSDMK642-0E-ND - DEVELPER KIT W/NTSC CAMERA296-23038-ND - DSP STARTER KIT FOR TMS320C6416296-23059-ND - FLASHBURN PORTING KIT296-23058-ND - EVAL MODULE FOR DM642TMDSDMK642-ND - DEVELOPER KIT W/NTSC CAMERA
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ADI/PBF |
20+ |
QFP |
500 |
樣品可出,優(yōu)勢(shì)庫(kù)存歡迎實(shí)單 |
詢價(jià) | ||
Analog Devices |
20+ |
QFP-240 |
15988 |
ADl全新DSP-可開原型號(hào)增稅票 |
詢價(jià) | ||
ADI |
24+ |
NA |
6521 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存! |
詢價(jià) | ||
ADI(亞德諾)/LINEAR(凌特) |
20+ |
MQFP-240(32x32) |
3000 |
詢價(jià) | |||
AD |
21+ |
QFP |
16 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
ADI(亞德諾) |
23+ |
MQFP-240(32x32) |
7327 |
原廠渠道,品質(zhì)保證,原裝正品現(xiàn)貨 |
詢價(jià) | ||
AnalogDevicesInc. |
24+ |
240-MQFP-EP(32x32) |
66800 |
原廠授權(quán)一級(jí)代理,專注汽車、醫(yī)療、工業(yè)、新能源! |
詢價(jià) | ||
ADI(亞德諾) |
23+ |
N/A |
10000 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
AD |
2024 |
QFP |
70230 |
16余年資質(zhì) 絕對(duì)原盒原盤代理渠道 更多數(shù)量 |
詢價(jià) | ||
ADI(亞德諾)/LINEAR |
2021+ |
QFP-240 |
499 |
詢價(jià) |