CD54HC112中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
CD54HC112規(guī)格書詳情
1 Features
? Hysteresis on clock inputs for improved noise
immunity and increased input rise and fall times
? Asynchronous set and reset
? Complementary outputs
? Buffered inputs
? Typical fMAX = 60 MHz at VCC = 5 V, CL = 15 pF, TA
= 25℃
? Fanout (over temperature range)
– Standard outputs: 10 LSTTL loads
– Bus driver outputs: 15 LSTTL loads
? Wide operating temperature range: -55℃ to 125℃
? Balanced propagation delay and transition times
? Significant power reduction compared to LSTTL
Logic ICs
? HC types
– 2 V to 6 V operation
– High noise immunity: NIL = 30, NIH = 30 of
VCC at VCC = 5 V
? HCT types
– 4.5 V to 5.5 V operation
– Direct LSTTL input logic compatibility, VIL = 0.8
V (max), VIH = 2 V (min)
– CMOS input compatibility, II ≤ 1 μA at VOL, VOH
2 Description
The ’HC112 and ’HCT112 utilize silicon-gate CMOS
technology to achieve operating speeds equivalent to
LSTTL parts. They exhibit the low power consumption
of standard CMOS integrated circuits, together with
the ability to drive 10 LSTTL loads.
These flip-flops have independent J, K, PRE, CLR,
and Clock inputs and Q and Q outputs. They
change state on the negative-going transition of
the clock pulse. PRE and CLR are accomplished
asynchronously by low-level inputs.
The HCT logic family is functionally as well as pin
compatible with the standard LS logic family.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI(德州) |
1243 |
CDIP |
685 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
TI |
18+ |
N/A |
6000 |
主營軍工偏門料,國內(nèi)外都有渠道 |
詢價 | ||
HARRIS |
1802+ |
CDIP16 |
6528 |
只做原裝正品現(xiàn)貨,或訂貨假一賠十! |
詢價 | ||
22+ |
5000 |
詢價 | |||||
HAR |
23+ |
QFP |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
TI |
21+ |
20 |
原裝現(xiàn)貨假一賠十 |
詢價 | |||
RCA |
24+ |
35200 |
一級代理/放心采購 |
詢價 | |||
TI |
三年內(nèi) |
1983 |
只做原裝正品 |
詢價 | |||
TI |
21+ |
3200 |
公司只做原裝,誠信經(jīng)營 |
詢價 | |||
TI |
23+ |
7520 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 |