首頁(yè)>CSPUA877>規(guī)格書(shū)詳情

CSPUA877集成電路(IC)的應(yīng)用特定時(shí)鐘/定時(shí)規(guī)格書(shū)PDF中文資料

CSPUA877
廠商型號(hào)

CSPUA877

參數(shù)屬性

CSPUA877 封裝/外殼為52-VFBGA;包裝為卷帶(TR);類(lèi)別為集成電路(IC)的應(yīng)用特定時(shí)鐘/定時(shí);產(chǎn)品描述:IC PLL CLK DVR SDRAM 52-CABGA

功能描述

1.8V PHASE LOCKED LOOP DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER

封裝外殼

52-VFBGA

文件大小

292.57 Kbytes

頁(yè)面數(shù)量

14 頁(yè)

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡(jiǎn)稱(chēng)

RENESAS瑞薩

中文名稱(chēng)

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-14 9:10:00

CSPUA877規(guī)格書(shū)詳情

FEATURES:

? 1 to 10 differential clock distribution

? Optimized for clock distribution in DDR2 (Double Data Rate)

SDRAM applications

? Operating frequency: 125MHz to 410MHz

? Stabilization time: <6us

? Very low skew: ≤40ps

? Very low jitter: ≤40ps

? 1.8V AVDD and 1.8V VDDQ

? CMOS control signal input

? Test mode enables buffers while disabling PLL

? Low current power-down mode

? Tolerant of Spread Spectrum input clock

? Available in VFBGA package

DESCRIPTION:

The CSPUA877 is a PLL based clock driver that acts as a zero delay buffer

to distribute one differential clock input pair(CLK, CLK ) to 10 differential

output pairs (Y [0:9], Y [0:9]) and one differential pair of feedback clock output

(FBOUT, FBOUT). External feedback pins (FBIN, FBIN) for synchronization

of the outputs to the input reference is provided. OE, OS, and AVDD control the

power-down and test mode logic. When AVDD is grounded, the PLL is turned

off and bypassed for test mode purposes. When the differential clock inputs

(CLK, CLK) are both at logic low, this device will enter a low power-down mode.

In this mode, the receivers are disabled, the PLL is turned off, and the output

clock drivers are disabled, resulting in a clock driver current consumption of less

than 500μA.

The CSPUA877 requires no external components and has been optimised

for very low phase error, skew, and jitter, while maintaining frequency and duty

cycle over the operating voltage and temperature range. The CSPUA877 ,

designed for use in both module assemblies and system motherboard based

solutions, provides an optimum high-performance clock source.

The CSPUA877 is available in Commercial Temperature Range (0°C to

+70°C). See Ordering Information for details.

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CSPUA877ABVG8

  • 制造商:

    Renesas Electronics America Inc

  • 類(lèi)別:

    集成電路(IC) > 應(yīng)用特定時(shí)鐘/定時(shí)

  • 包裝:

    卷帶(TR)

  • PLL:

  • 主要用途:

    存儲(chǔ)器,DDR2,SDRAM

  • 輸入:

    時(shí)鐘

  • 輸出:

    時(shí)鐘

  • 比率 - 輸入:

    1:10

  • 差分 - 輸入:

    是/是

  • 頻率 - 最大值:

    410MHz

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C

  • 安裝類(lèi)型:

    表面貼裝型

  • 封裝/外殼:

    52-VFBGA

  • 供應(yīng)商器件封裝:

    52-CABGA(4.5x7.0)

  • 描述:

    IC PLL CLK DVR SDRAM 52-CABGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
IDT
2022
BGA
80000
原裝現(xiàn)貨,OEM渠道,歡迎咨詢
詢價(jià)
IDT
21+
CSBGA52
20000
只做正品原裝現(xiàn)貨
詢價(jià)
IDT
21+
QFN
9866
詢價(jià)
RENESAS
10
詢價(jià)
RENESAS(瑞薩)/IDT
2021+
CABGA-52(4.5x7.0)
499
詢價(jià)
只做原裝
24+
TSSOP
36520
一級(jí)代理/放心采購(gòu)
詢價(jià)
IDT
23+
BGA
2467
全新原裝現(xiàn)貨特價(jià)/假一罰十
詢價(jià)
INTEGRATED DEVICE TECHNOLOGY
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷(xiāo)
詢價(jià)
IDT
2020+
BGA
280
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可
詢價(jià)
RENESAS(瑞薩)/IDT
23+
BGA52
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)