首頁>CY7C1311BV18-167BZC>規(guī)格書詳情
CY7C1311BV18-167BZC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
CY7C1311BV18-167BZC |
功能描述 | 18-Mbit QDR-II SRAM 4-Word Burst Architecture |
文件大小 |
259.029 Kbytes |
頁面數(shù)量 |
23 頁 |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-24 15:16:00 |
人工找貨 | CY7C1311BV18-167BZC價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多CY7C1311BV18-167BZC規(guī)格書詳情
Functional Description
The CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and CY7C1315BV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write port has dedicated Data Inputs to support Write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus required with common I/O devices.
Features
? Separate Independent Read and Write data ports
— Supports concurrent transactions
? 300-MHz clock for high bandwidth
? 4-Word Burst for reducing address bus frequency
? Double Data Rate (DDR) interfaces on both Read and Write ports (data transferred at 600 MHz) at 300 MHz
? Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
? Two input clocks for output data (C and C) to minimize clock-skew and flight-time mismatches
? Echo clocks (CQ and CQ) simplify data capture in high-speed systems
? Single multiplexed address input bus latches address inputs for both Read and Write ports
? Separate Port Selects for depth expansion
? Synchronous internally self-timed writes
? Available in x 8, x 9, x 18, and x 36 configurations
? Full data coherency providing most current data
? Core VDD = 1.8 (±0.1V); I/O VDDQ = 1.4V to VDD
? Available in 165-ball FBGA package (13 x 15 x 1.4 mm)
? Offered in both lead-free and non-lead free packages
? Variable drive HSTL output buffers
? JTAG 1149.1 compatible test access port
? Delay Lock Loop (DLL) for accurate data placement
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
SPANSION(飛索) |
1921+ |
FBGA-165(13x15) |
3575 |
向鴻倉庫現(xiàn)貨,優(yōu)勢絕對(duì)的原裝! |
詢價(jià) | ||
SPANSION(飛索) |
2447 |
FBGA-165(13x15) |
315000 |
136個(gè)/托盤一級(jí)代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長 |
詢價(jià) | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
Infineon Technologies |
23+/24+ |
165-LBGA |
8600 |
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨 |
詢價(jià) | ||
CYPRESS |
BGA |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
Cypress |
21+ |
165FBGA (13x15) |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) | ||
Cypress Semiconductor Corp |
24+ |
165-FBGA(13x15) |
56200 |
一級(jí)代理/放心采購 |
詢價(jià) | ||
Cypress |
22+ |
165FBGA (13x15) |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
原裝CYPRESS |
21+ |
BGA |
164 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) |