首頁>CY7C1311JV18-250BZC>規(guī)格書詳情

CY7C1311JV18-250BZC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書

CY7C1311JV18-250BZC
廠商型號(hào)

CY7C1311JV18-250BZC

功能描述

18-Mbit QDR II SRAM 4-Word Burst Architecture

文件大小

689.64 Kbytes

頁面數(shù)量

27

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-24 8:22:00

人工找貨

CY7C1311JV18-250BZC價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

CY7C1311JV18-250BZC規(guī)格書詳情

Functional Description

The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.

Features

■ Separate Independent Read and Write Data Ports

? Supports concurrent transactions

■ 300 MHz Clock for High Bandwidth

■ 4-word Burst for reducing Address Bus Frequency

■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz

■ Two Input Clocks (K and K) for Precise DDR Timing

? SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous Internally Self-timed Writes

■ QDR? II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled

■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode

■ Available in x8, x9, x18, and x36 configurations

■ Full Data Coherency, providing most current Data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Delay Lock Loop (DLL) for Accurate Data Placement

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
CYPRESS
2020+
BGA
120
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可
詢價(jià)
CYPRESS(賽普拉斯)
23+
LBGA165
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
Cypress Semiconductor Corp
21+
5-UFBGA, CSPBGA
136
進(jìn)口原裝!長期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠信經(jīng)營
詢價(jià)
CYPRESSS
2023+
BGA
80000
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品
詢價(jià)
19
詢價(jià)
SPANSION(飛索)
1921+
FBGA-165(13x15)
3575
向鴻倉庫現(xiàn)貨,優(yōu)勢(shì)絕對(duì)的原裝!
詢價(jià)
CYPRESS
BGA
68900
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨!
詢價(jià)
Infineon Technologies
23+/24+
165-LBGA
8600
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨
詢價(jià)
Cypress Semiconductor Corp
23+
165-FBGA13x15
7300
專注配單,只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
SPANSION(飛索)
2447
FBGA-165(13x15)
315000
136個(gè)/托盤一級(jí)代理專營品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長
詢價(jià)