首頁>CY7C1316BV18-167BZC>規(guī)格書詳情
CY7C1316BV18-167BZC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- CY7C1316BV18_06
- CY7C1316BV18
- CY7C1316BV18
- CY7C1316AV18-250BZC
- CY7C1316AV18-200BZC
- CY7C1316AV18-167BZC
- CY7C1316AV18
- CY7C1315KV18-333BZC_12
- CY7C1315KV18-333BZC
- CY7C1315KV18-300BZXC_12
- CY7C1315KV18-300BZXC
- CY7C1315KV18-300BZC_12
- CY7C1315KV18-300BZC
- CY7C1315KV18-250BZXI_12
- CY7C1315KV18-250BZXI
- CY7C1315KV18-250BZXC_12
- CY7C1315KV18-250BZXC
- CY7C1315KV18-250BZI_12
CY7C1316BV18-167BZC規(guī)格書詳情
Features
? 18-Mbit density (2M x 8, 2M x 9, 1M x 18, 512K x 36)
? 300-MHz clock for high bandwidth
? 2-Word burst for reducing address bus frequency
? Double Data Rate (DDR) interfaces
(data transferred at 600 MHz) @ 300 MHz
? Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
? Two input clocks for output data (C and C) to minimize
clock-skew and flight-time mismatches
? Echo clocks (CQ and CQ) simplify data capture in
high-speed systems
? Synchronous internally self-timed writes
? 1.8V core power supply with HSTL inputs and outputs
? Variable drive HSTL output buffers
? Expanded HSTL output voltage (1.4V–VDD)
? Available in 165-ball FBGA package (13 x 15 x 1.4 mm)
? Offered in both lead-free and non lead-free packages
? JTAG 1149.1-compatible test access port
? Delay Lock Loop (DLL) for accurate data placement
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
23+ |
NA/ |
3387 |
原裝現(xiàn)貨,當天可交貨,原型號開票 |
詢價 | ||
CYPRESS(賽普拉斯) |
23+ |
LBGA165 |
7350 |
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!! |
詢價 | ||
CYPRESS |
24+ |
165FBGA |
4568 |
全新原廠原裝,進口正品現(xiàn)貨,正規(guī)渠道可含稅?。?/div> |
詢價 | ||
CYPRESS |
21+ |
BGA |
10 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
CYPRESS |
22+ |
BGA |
8000 |
原裝正品支持實單 |
詢價 | ||
CY |
24+ |
BGA |
4 |
詢價 | |||
CY |
231 |
正品原裝--自家現(xiàn)貨-實單可談 |
詢價 | ||||
CYPRESS/賽普拉斯 |
2403+ |
BGA |
11809 |
原裝現(xiàn)貨!歡迎隨時咨詢! |
詢價 | ||
CYPRESS |
22+ |
BGA |
2000 |
原裝正品現(xiàn)貨 |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
BGA |
3628 |
原裝正品代理渠道價格優(yōu)勢 |
詢價 |