首頁>CY7C1316JV18-300BZXI>規(guī)格書詳情
CY7C1316JV18-300BZXI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

廠商型號(hào) |
CY7C1316JV18-300BZXI |
功能描述 | 18-Mbit DDR-II SRAM 2-Word Burst Architecture |
文件大小 |
616.03 Kbytes |
頁面數(shù)量 |
26 頁 |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-2-22 22:59:00 |
人工找貨 | CY7C1316JV18-300BZXI價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- CY7C1316JV18-300BZXC
- CY7C1316JV18-300BZI
- CY7C1316JV18-300BZC
- CY7C1316JV18
- CY7C1316CV18-267BZXI
- CY7C1316CV18-267BZXC
- CY7C1316CV18-267BZI
- CY7C1316CV18-267BZC
- CY7C1316CV18-250BZXI
- CY7C1316CV18-250BZXC
- CY7C1316CV18-250BZI
- CY7C1316CV18-250BZC
- CY7C1316CV18-200BZXI
- CY7C1316CV18-200BZXC
- CY7C1316CV18-200BZI
- CY7C1316CV18-200BZC
- CY7C1316CV18-167BZXI
- CY7C1316CV18-167BZXC
CY7C1316JV18-300BZXI規(guī)格書詳情
Functional Description
The CY7C1316JV18, CY7C1916JV18, CY7C1318JV18, and CY7C1320JV18 are 1.8V Synchronous Pipelined SRAMs equipped with DDR-II architecture. The DDR-II consists of an SRAM core with advanced synchronous peripheral circuitry and a one-bit burst counter.
Features
■ 18-Mbit density (2M x 8, 2M x 9, 1M x 18, 512K x 36)
■ 300 MHz clock for high bandwidth
■ 2-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces
(data transferred at 600 MHz) at 300 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
■ Synchronous internally self-timed writes
■ DDR-II operates with 1.5 cycle read latency when the DLL is
enabled
■ Operates similar to a DDR-I device with 1 cycle read latency in
DLL off mode
■ 1.8V core power supply with HSTL inputs and outputs
■ Variable drive HSTL output buffers
■ Expanded HSTL output voltage (1.4V–VDD)
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
23+ |
NA/ |
3387 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票 |
詢價(jià) | ||
CYPRESS(賽普拉斯) |
23+ |
LBGA165 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
CYPRESS |
24+ |
165FBGA |
4568 |
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢價(jià) | ||
CYPRESS |
21+ |
BGA |
10 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
CYPRESS |
22+ |
BGA |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
CY |
24+ |
BGA |
4 |
詢價(jià) | |||
CY |
231 |
正品原裝--自家現(xiàn)貨-實(shí)單可談 |
詢價(jià) | ||||
CYPRESS/賽普拉斯 |
2403+ |
BGA |
11809 |
原裝現(xiàn)貨!歡迎隨時(shí)咨詢! |
詢價(jià) | ||
CYPRESS |
22+ |
BGA |
2000 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
23+ |
BGA |
3628 |
原裝正品代理渠道價(jià)格優(yōu)勢 |
詢價(jià) |