首頁(yè)>CY7C1440AV33-200BZC>規(guī)格書(shū)詳情
CY7C1440AV33-200BZC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
![CY7C1440AV33-200BZC](https://oss.114ic.com/img3w/pdf141156.png)
廠(chǎng)商型號(hào) |
CY7C1440AV33-200BZC |
功能描述 | 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM |
文件大小 |
392.04 Kbytes |
頁(yè)面數(shù)量 |
27 頁(yè) |
生產(chǎn)廠(chǎng)商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
Cypress【賽普拉斯】 |
中文名稱(chēng) | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-15 1:36:00 |
相關(guān)芯片規(guī)格書(shū)
更多- CY7C1440AV33-167BZXC
- CY7C1440AV33-167AXC
- CY7C1440AV33
- CY7C1440AV33-167BZC
- CY7C1440AV33-200AXC
- CY7C1440AV33
- CY7C1440AV33-167AXI
- CY7C1440AV33-200AXI
- CY7C1440AV25-200BZXC
- CY7C1440AV25-250AXC
- CY7C1440AV33-167BZC
- CY7C1440AV33-167BZXC
- CY7C1440AV33-200AXC
- CY7C1440AV25-200BZXI
- CY7C1440AV25-250BZC
- CY7C1440AV33-167BZI
- CY7C1440AV33-167BZXI
- CY7C1440AV25-250AXI
CY7C1440AV33-200BZC規(guī)格書(shū)詳情
Functional Description[1]
The CY7C1440AV33/CY7C1442AV33/CY7C1446AV33 SRAM integrates 1M x 36/2M x 18 and 512K x 72 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE1), depth-expansion Chip Enables (CE2 and CE3), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BWX and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin.
Features
? Supports bus operation up to 250 MHz
? Available speed grades are 250, 200 and 167 MHz
? Registered inputs and outputs for pipelined operation
? 3.3V core power supply
? 2.5V/3.3V I/O power supply
? Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
? Provide high-performance 3-1-1-1 access rate
? User-selectable burst counter supporting Intel?
Pentium? interleaved or linear burst sequences
? Separate processor and controller address strobes
? Synchronous self-timed writes
? Asynchronous output enable
? Single Cycle Chip Deselect
? CY7C1440AV33, CY7C1442AV33 available in lead-free
100-pin TQFP package, lead-free and non-lead-free
165-ball FBGA package. CY7C1446AV33 available in
lead-free and non-lead-free 209-ball FBGA package
? Also available in lead-free packages
? IEEE 1149.1 JTAG-Compatible Boundary Scan
? “ZZ” Sleep Mode Option
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Cypress |
20+ |
TQFP100 |
500 |
樣品可出,優(yōu)勢(shì)庫(kù)存歡迎實(shí)單 |
詢(xún)價(jià) | ||
CYPRESS/賽普拉斯 |
21+ |
QFP |
5000 |
全新原裝現(xiàn)貨 價(jià)格優(yōu)勢(shì) |
詢(xún)價(jià) | ||
CYRRESS |
2016+ |
TQFP |
9000 |
只做原裝,假一罰十,公司可開(kāi)17%增值稅發(fā)票! |
詢(xún)價(jià) | ||
CYPRESS |
2020+ |
QFP |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢(xún)價(jià) | ||
CYPRESS |
24+ |
TQFP |
20000 |
全新原廠(chǎng)原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢(xún)價(jià) | ||
CYPRESS |
2016+ |
QFP |
6528 |
只做進(jìn)口原裝現(xiàn)貨!或者訂貨,假一賠十! |
詢(xún)價(jià) | ||
CYPRESS/賽普拉斯 |
24+ |
QFP |
9800 |
只做原裝正品現(xiàn)貨或訂貨假一賠十! |
詢(xún)價(jià) | ||
Cypress(賽普拉斯) |
21+ |
TQFP-100 |
30000 |
只做原裝,質(zhì)量保證 |
詢(xún)價(jià) | ||
CYPRESS |
24+ |
TQFP |
35200 |
一級(jí)代理/放心采購(gòu) |
詢(xún)價(jià) | ||
CYPRESS |
2138+ |
原廠(chǎng)標(biāo)準(zhǔn)封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢(xún)價(jià) |