首頁>DSP56321RM>規(guī)格書詳情
DSP56321RM中文資料恩智浦數(shù)據(jù)手冊PDF規(guī)格書
DSP56321RM規(guī)格書詳情
Features
High-Performance
DSP56300 Core
? 275 million multiply-accumulates per second (MMACS) (550 MMACS using the EFCOP in filtering
applications) with a 275 MHz clock at 1.6 V core and 3.3 V I/O
? Object code compatible with the DSP56000 core with highly parallel instruction set
? Data arithmetic logic unit (Data ALU) with fully pipelined 24 × 24-bit parallel Multiplier-Accumulator (MAC),
56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and
parsing), conditional
ALU instructions, and 24-bit or 16-bit arithmetic support under software control
? Program control unit (PCU) with position independent code (PIC) support, addressing modes optimized for
DSP applications (including immediate offsets), internal instruction cache controller, internal memoryexpandable
hardware stack, nested hardware DO loops, and fast auto-return interrupts
? Direct memory access (DMA) with six DMA channels supporting internal and external accesses; one-, two-
, and three-dimensional transfers (including circular buffering); end-of-block-transfer interrupts; and
triggering from interrupt lines and all peripherals
? Phase-lock loop (PLL) allows change of low-power divide factor (DF) without loss of lock and output clock
with skew elimination
? Hardware debugging support including on-chip emulation (OnCE) module, Joint Test Action Group (JTAG)
test access port (TAP)
Enhanced Filter
Coprocessor (EFCOP)
? Internal 24 × 24-bit filtering and echo-cancellation coprocessor that runs in parallel to the DSP core
? Operation at the same frequency as the core (up to 275 MHz)
? Support for a variety of filter modes, some of which are optimized for cellular base station applications:
? Real finite impulse response (FIR) with real taps
? Complex FIR with complex taps
? Complex FIR generating pure real or pure imaginary outputs alternately
? A 4-bit decimation factor in FIR filters, thus providing a decimation ratio up to 16
? Direct form 1 (DFI) Infinite Impulse Response (IIR) filter
? Direct form 2 (DFII) IIR filter
? Four scaling factors (1, 4, 8, 16) for IIR output
? Adaptive FIR filter with true least mean square (LMS) coefficient updates
? Adaptive FIR filter with delayed LMS coefficient updates
Internal Peripherals
Enhanced 8-bit parallel host interface (HI08) supports a variety of buses (for example, ISA) and provides
glueless connection to a number of industry-standard microcomputers, microprocessors, and DSPs
Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters (allows
six-channel home theater)
Serial communications interface (SCI) with baud rate generator
Triple timer module
Up to 34 programmable general-purpose input/output (GPIO) pins, depending on which peripherals are
enabled
Applications
DSP56321 applications require high performance, low power, small packaging, and a large amount of internal
memory. The EFCOP can accelerate general filtering applications. Examples include:
? Wireless and wireline infrastructure applications
? Multi-channel wireless local loop systems
? Security encryption systems
? Home entertainment systems
? DSP resource boards
? High-speed modem banks
? IP telephony
產(chǎn)品屬性
- 型號:
DSP56321RM
- 功能描述:
DSP56321 Reference Manual Addendum
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
FREESCALE |
24+ |
NA/ |
3852 |
原裝現(xiàn)貨,當天可交貨,原型號開票 |
詢價 | ||
FREESCALE |
25+ |
BGA |
602 |
原裝正品,假一罰十! |
詢價 | ||
FREESCAL |
25+23+ |
BGA |
23166 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | ||
MOTOROLA |
23+ |
BGA |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價 | ||
Freesc |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
MOTOROLA |
22+ |
BGA |
2000 |
原裝正品現(xiàn)貨 |
詢價 | ||
MOTOROL |
24+ |
BGA |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
MOTOROLA |
16+ |
QFN |
4000 |
進口原裝現(xiàn)貨/價格優(yōu)勢! |
詢價 | ||
NXP USA Inc. |
23+ |
196-MAPBGA15x15 |
7300 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | ||
MOTOROLA/摩托羅拉 |
2447 |
BGA |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 |