首頁>DSP56854FG120>規(guī)格書詳情
DSP56854FG120中文資料恩智浦數(shù)據(jù)手冊PDF規(guī)格書
DSP56854FG120規(guī)格書詳情
56854 General Description
? 120 MIPS at 120MHz
? 16K x 16-bit Program SRAM
? 16K x 16-bit Data SRAM
? 1K x 16-bit Boot ROM
? Access up to 2M words of program or 8M data memory
? Chip Select Logic for glue-less interface to ROM and
SRAM
? Six (6) independent channels of DMA
? Enhanced Synchronous Serial Interfaces (ESSI)
? Two (2) Serial Communication Interfaces (SCI)
? Serial Port Interface (SPI)
? 8-bit Parallel Host Interface
? General Purpose 16-bit Quad Timer
? JTAG/Enhanced On-Chip Emulation (OnCE?) for
unobtrusive, real-time debugging
? Computer Operating Properly (COP)/Watchdog Timer
? Time-of-Day (TOD)
? 128 LQFP package
? Up to 41 GPIO
1.1 56854 Features
1.1.1Digital Signal Processing Core
?Efficient 16-bit engine with dual Harvard architecture
?120 Million Instructions Per Second (MIPS) at 120MHz core frequency
?Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)
?Four (4) 36-bit accumulators including extension bits
?16-bit bidirectional shifter
?Parallel instruction set with unique DSP addressing modes
?Hardware DO and REP loops
?Three (3) internal address buses and one (1) external address bus
?Four (4) internal data buses and one (1) external data bus
?Instruction set supports both DSP and controller functions
?Four (4) hardware interrupt levels
?Five (5) software interrupt levels
?Controller-style addressing modes and instructions for compact code
?Efficient C Compiler and local variable support
?Software subroutine and interrupt stack with depth limited only by memory
?JTAG/Enhanced OnCE debug programming interface
1.1.2Memory
?Harvard architecture permits up to three (3) simultaneous accesses to program and data memory
?On-Chip Memory
—16K × 16-bit Program SRAM
—16K × 16-bit Data SRAM
—1K × 16-bit Boot ROM
?Off-Chip Memory Expansion (EMI)
—Access up to 2M words of program memory or up to 8M words of data memory
—Chip Select Logic for glue-less interface to ROM and SRAM
1.1.3Peripheral Circuits for 56854
?General Purpose 16-bit Quad Timer*
?Two (2) Serial Communication Interfaces (SCI)*
?Serial Peripheral Interface (SPI) Port*
?Enhanced Synchronous Serial Interface (ESSI) module*
?Computer Operating Properly (COP)/Watchdog Timer
?JTAG/Enhanced On-Chip Emulation (EOnCE) for unobtrusive, real-time debugging
?Six (6) independent channels of DMA
?8-bit Parallel Host Interface*
?Time of Day
?Up to 41 GPIO
* Each peripheral I/O can be used alternately as a General Purpose I/O if not needed
1.1.4Energy Information
?Fabricated in high-density CMOS with 3.3V, TTL-compatible digital inputs
?Wait and Stop modes available
產(chǎn)品屬性
- 型號:
DSP56854FG120
- 功能描述:
數(shù)字信號處理器和控制器 - DSP, DSC 120Mhz/120MIPS
- RoHS:
否
- 制造商:
Microchip Technology
- 核心:
dsPIC
- 數(shù)據(jù)總線寬度:
16 bit
- 程序存儲器大小:
16 KB 數(shù)據(jù) RAM
- 大?。?/span>
2 KB
- 最大時鐘頻率:
40 MHz
- 可編程輸入/輸出端數(shù)量:
35
- 定時器數(shù)量:
3
- 設備每秒兆指令數(shù):
50 MIPs
- 工作電源電壓:
3.3 V
- 最大工作溫度:
+ 85 C
- 封裝/箱體:
TQFP-44
- 安裝風格:
SMD/SMT
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
20+ |
原裝 |
65790 |
原裝優(yōu)勢主營型號-可開原型號增稅票 |
詢價 | ||
NXP |
21+ |
128LQFP (14x20) |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
FREESCA |
21+ |
QFP |
744 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
FREESCALE |
24+ |
QFP |
6880 |
只做原裝,公司現(xiàn)貨庫存 |
詢價 | ||
FREESCALE |
23+ |
NA |
19960 |
只做進口原裝,終端工廠免費送樣 |
詢價 | ||
FRESC |
24+ |
128 |
詢價 | ||||
MOTOROLA |
20+ |
TQFP128 |
500 |
樣品可出,優(yōu)勢庫存歡迎實單 |
詢價 | ||
FREESCALE |
22+ |
LQFP128 |
24623 |
原裝正品現(xiàn)貨,可開13個點稅 |
詢價 | ||
FREESCALE |
23+ |
100-LQFP |
65480 |
詢價 | |||
FREESCALE/飛思卡爾 |
23+ |
QFP |
6500 |
只做原裝正品假一賠十為客戶做到零風險!! |
詢價 |