首頁(yè)>GAL16V8D-15LP>規(guī)格書詳情
GAL16V8D-15LP集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件)規(guī)格書PDF中文資料

廠商型號(hào) |
GAL16V8D-15LP |
參數(shù)屬性 | GAL16V8D-15LP 封裝/外殼為20-DIP(0.300",7.62mm);包裝為管件;類別為集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件);產(chǎn)品描述:IC CPLD 8MC 15NS 20DIP |
功能描述 | High Performance E2CMOS PLD Generic Array Logic |
封裝外殼 | 20-DIP(0.300",7.62mm) |
文件大小 |
316 Kbytes |
頁(yè)面數(shù)量 |
22 頁(yè) |
生產(chǎn)廠商 | Lattice Semiconductor |
企業(yè)簡(jiǎn)稱 |
Lattice【萊迪思】 |
中文名稱 | 萊迪思半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-21 13:52:00 |
人工找貨 | GAL16V8D-15LP價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
GAL16V8D-15LP規(guī)格書詳情
Description
The GAL16V8, at 3.5 ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest speed performance available in the PLD market. High speed erase times (
Features
?HIGH PERFORMANCE E2CMOS?TECHNOLOGY
—3.5 ns Maximum Propagation Delay
—Fmax = 250 MHz
—3.0 ns Maximum from Clock Input to Data Output
—UltraMOS? Advanced CMOS Technology
?50 to 75 REDUCTION IN POWER FROM BIPOLAR
—75mA Typ Icc on Low Power Device
—45mA Typ Icc on Quarter Power Device
?ACTIVE PULL-UPS ON ALL PINS
?E2CELL TECHNOLOGY
—Reconfigurable Logic
—Reprogrammable Cells
—100 Tested/100 Yields
—High Speed Electrical Erasure (<100ms)
—20 Year Data Retention
?EIGHT OUTPUT LOGIC MACROCELLS
—Maximum Flexibility for Complex Logic Designs
—Programmable Output Polarity
—Also Emulates 20-pin PAL? Devices with Full Function/Fuse Map/Parametric Compatibility
?PRELOAD AND POWER-ON RESET OF ALL REGISTERS
—100 Functional Testability
?APPLICATIONS INCLUDE:
—DMA Control
—State Machine Control
—High Speed Graphics Processing
—Standard Logic Speed Upgrade
?ELECTRONIC SIGNATURE FOR IDENTIFICATION
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
GAL16V8D-15LP
- 制造商:
Lattice Semiconductor Corporation
- 類別:
集成電路(IC) > CPLD(復(fù)雜可編程邏輯器件)
- 系列:
GAL?16V8
- 包裝:
管件
- 可編程類型:
EE PLD
- 供電電壓 - 內(nèi)部:
4.75V ~ 5.25V
- 工作溫度:
0°C ~ 75°C(TA)
- 安裝類型:
通孔
- 封裝/外殼:
20-DIP(0.300",7.62mm)
- 供應(yīng)商器件封裝:
20-PDIP
- 描述:
IC CPLD 8MC 15NS 20DIP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NS |
1902+ |
DIP-20 |
2734 |
代理品牌 |
詢價(jià) | ||
LATTICE |
2023+ |
DIP |
5800 |
進(jìn)口原裝,現(xiàn)貨熱賣 |
詢價(jià) | ||
LATTICE |
24+ |
DIP20 |
8950 |
BOM配單專家,發(fā)貨快,價(jià)格低 |
詢價(jià) | ||
LATTICE/萊迪斯 |
22+ |
DIP |
800000 |
原裝正品 |
詢價(jià) | ||
LATTICE |
2013 |
DIP20 |
13 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
LATTICE |
24+ |
DIP |
6430 |
原裝現(xiàn)貨/歡迎來電咨詢 |
詢價(jià) | ||
LATTICE |
2015+ |
DIP |
5700 |
進(jìn)口原裝正品 能17%開增值發(fā)票 |
詢價(jià) | ||
LATT |
24+ |
DIP/20 |
1068 |
原裝現(xiàn)貨假一罰十 |
詢價(jià) | ||
GAL |
2023+ |
DIP |
80000 |
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品 |
詢價(jià) | ||
NS |
0923+ |
DIP-20 |
14394 |
只做原廠原裝,認(rèn)準(zhǔn)寶芯創(chuàng)配單專家 |
詢價(jià) |