首頁(yè)>GS88118BGT-200I>規(guī)格書(shū)詳情
GS88118BGT-200I中文資料GSI數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
GS88118BGT-200I |
功能描述 | 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs |
文件大小 |
1.55154 Mbytes |
頁(yè)面數(shù)量 |
39 頁(yè) |
生產(chǎn)廠商 | GSI Technology |
企業(yè)簡(jiǎn)稱 |
GSI |
中文名稱 | GSI Technology官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-23 15:00:00 |
人工找貨 | GS88118BGT-200I價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多GS88118BGT-200I規(guī)格書(shū)詳情
Functional Description
Applications
The GS88118B(T/D)/GS88132B(T/D)/GS88136B(T/D) is a 9,437,184-bit high performance synchronous SRAM with a 2-bit burst address counter. Although of a type originally developed for Level 2 Cache applications supporting high performance CPUs, the device now finds application in synchronous SRAM applications, ranging from DSP main store to networking chip set support.
Features
? IEEE 1149.1 JTAG-compatible Boundary Scan
? 2.5 V or 3.3 V +10/–10 core power supply
? 2.5 V or 3.3 V I/O supply
? LBO pin for Linear or Interleaved Burst mode
? Internal input resistors on mode pins allow floating mode pins
? Byte Write (BW) and/or Global Write (GW) operation
? Internal self-timed write cycle
? Automatic power-down for portable applications
? JEDEC-standard 100-lead TQFP and 165-bump BGA packages
? RoHS-compliant 100-lead TQFP and 165-bump BGA packages available
產(chǎn)品屬性
- 型號(hào):
GS88118BGT-200I
- 制造商:
GSI
- 制造商全稱:
GSI Technology
- 功能描述:
512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs