首頁(yè)>H5TQ2G83CFR-H9C>規(guī)格書(shū)詳情
H5TQ2G83CFR-H9C中文資料海力士數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
![H5TQ2G83CFR-H9C](https://oss.114ic.com/img3w/pdf141156.png)
廠(chǎng)商型號(hào) |
H5TQ2G83CFR-H9C |
功能描述 | 2Gb DDR3 SDRAM |
文件大小 |
402.44 Kbytes |
頁(yè)面數(shù)量 |
33 頁(yè) |
生產(chǎn)廠(chǎng)商 | Hynix Semiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
Hynix【海力士】 |
中文名稱(chēng) | 海力士半導(dǎo)體官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-14 22:58:00 |
相關(guān)芯片規(guī)格書(shū)
更多H5TQ2G83CFR-H9C規(guī)格書(shū)詳情
Description
The H5TQ2G43CFR-xxC, H5TQ2G83CFR-xxC are a 2,147,483,648-bit CMOS Double Data Rate III (DDR3) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth. SK hynix 2Gb DDR3 SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.
FEATURES
? VDD=VDDQ=1.5V +/- 0.075V
? Fully differential clock inputs (CK, CK) operation
? Differential Data Strobe (DQS, DQS)
? On chip DLL align DQ, DQS and DQS transition with CK ?
transition
? DM masks write data-in at the both rising and falling ?
edges of the data strobe
? All addresses and control inputs except data, ?
data strobes and data masks latched on the ?
rising edges of the clock
? Programmable CAS latency 5, 6, 7, 8, 9, 10, 11, 12, 13
and 14 supported
? Programmable additive latency 0, CL-1, and CL-2 ?
supported
? Programmable CAS Write latency (CWL) = 5, 6, 7, 8, 9, 10
? Programmable burst length 4/8 with both nibble ?
sequential and interleave mode
? BL switch on the fly
? 8banks
? Average Refresh Cycle (Tcase of0 oC~ 95oC)
- 7.8 μs at 0oC ~ 85 oC
- 3.9 μs at 85oC ~ 95 oC
? JEDEC standard 78ball FBGA(x4/x8)
? Driver strength selected by EMRS
? Dynamic On Die Termination supported
? Asynchronous RESET pin supported
? ZQ calibration supported
? TDQS (Termination Data Strobe) supported (x8 only)
? Write Levelization supported
? 8 bit pre-fetch
? This product in compliance with the RoHS directive.
產(chǎn)品屬性
- 型號(hào):
H5TQ2G83CFR-H9C
- 制造商:
HYNIX
- 制造商全稱(chēng):
Hynix Semiconductor
- 功能描述:
2Gb DDR3 SDRAM
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
HYNIX |
2016+ |
BGA |
5000 |
全新原裝現(xiàn)貨,只售原裝,假一賠十! |
詢(xún)價(jià) | ||
HYNIX |
2020+ |
BGA |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢(xún)價(jià) | ||
HYNIX/海力士 |
23+ |
NA/ |
117 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票 |
詢(xún)價(jià) | ||
HYNIX |
24+ |
BGA |
10000 |
一級(jí)代理保證進(jìn)口原裝正品現(xiàn)貨假一罰十價(jià)格合理 |
詢(xún)價(jià) | ||
24+ |
FBGA-78 |
20000 |
全新原廠(chǎng)原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅!! |
詢(xún)價(jià) | |||
HYNIX |
BGA |
68500 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢(xún)價(jià) | |||
HYNIX |
23+ |
BGA |
5000 |
詢(xún)價(jià) | |||
HYNIX |
24+ |
FBGA-78 |
5000 |
全新原裝正品,現(xiàn)貨銷(xiāo)售 |
詢(xún)價(jià) | ||
HYNIX/海力士 |
22+ |
FBGA78 |
9000 |
原裝正品 |
詢(xún)價(jià) | ||
6000 |
詢(xún)價(jià) |