首頁>HD74LS161ARPEL>規(guī)格書詳情

HD74LS161ARPEL中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書

HD74LS161ARPEL
廠商型號

HD74LS161ARPEL

功能描述

Synchronous 4-bit Binary Counter (direct clear)

文件大小

106.28 Kbytes

頁面數(shù)量

11

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-11 22:50:00

HD74LS161ARPEL規(guī)格書詳情

This synchronous 4-bit binary counter features an internal carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs changes coincident with each other when so instructed by the count-enable inputs and internal gating. This mode is operation eliminates the output counting spikes that are normally associated with asynchronous (ripple clock) counters. A buffered clock input triggers the four flip-flops on the rising (positive-going) edge of the clock input waveform. This counter is fully programmable; that is, the output may be preset to either level. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse regardless of the levels of the enable inputs. Low-to-high transitions at the load input should be avoided when the clock is low if the enable inputs are high at or before the transition. The clear function is asynchronous and a low level at the clear input sets all four of the flip-flop outputs low regardless of the levels of clock, load, or enable inputs. The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional getting. Instrumental in accomplishing this function are two count-enable inputs and a ripple carry output. Both count-enable inputs (P and T) must be high to count, and input T is fed forward to enable the ripple carry output. The ripple carry output thus enabled will produced a high-level output pulse with a duration approximately equal to the high-level portion of the QA output. This high-level overflow ripple carry pulse can be used to enable successive cascaded stages. High-to-low-level transitions at the enable P or T inputs should occur only when the clock input is high.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
SANYO
23+
ZIP
6500
全新原裝假一賠十
詢價
HIT
2020+
SOP3.9-
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價
RENESAS/瑞薩
23+
NA/
803
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
RENESAS(瑞薩)/IDT
23+
SOIC16
6000
誠信服務(wù),絕對原裝原盤
詢價
HIT
24+
SMD
20000
一級代理原裝現(xiàn)貨假一罰十
詢價
RENESAS/瑞薩
2223+
SOP
26800
只做原裝正品假一賠十為客戶做到零風(fēng)險
詢價
HIT
17+
DIP16
9988
只做原裝進(jìn)口,自己庫存
詢價
RENESAS
21+
SOP
3303
原裝現(xiàn)貨假一賠十
詢價
RENESAS(瑞薩)/IDT
22+
SOIC-16_39MM
9852
只做原裝正品現(xiàn)貨,或訂貨假一賠十!
詢價
RENESAS(瑞薩)/IDT
1923+
SOIC-16_39MM
2260
向鴻只做原裝正品,我們沒有假貨!倉庫庫存優(yōu)勢
詢價