首頁>HEF40194BP>規(guī)格書詳情
HEF40194BP中文資料飛利浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
HEF40194BP |
功能描述 | 4-bit bidirectional universal shift register |
文件大小 |
73.23 Kbytes |
頁面數(shù)量 |
8 頁 |
生產(chǎn)廠商 | Philips Semiconductors |
企業(yè)簡稱 |
PHI【飛利浦】 |
中文名稱 | 荷蘭皇家飛利浦 |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-5-29 15:41:00 |
人工找貨 | HEF40194BP價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
HEF40194BP規(guī)格書詳情
DESCRIPTION
The HEF40194B is a 4-bit bidirectional shift register with two mode control inputs (S0 and S1), a clock input (CP), a serial data shift left input (DSL), a serial data shift right input (DSR), four parallel data inputs (P0 to P3), an overriding asynchronous master reset input (MR), and four buffered parallel outputs (O0 to O3). When LOW, MR resets all stages and forces O0 to O3 LOW, overriding all other input conditions. When MR is HIGH, the operation mode is controlled by S0 and S1 as shown in the function table.
Serial and parallel operation are edge-triggered on the LOW to HIGH transition of CP. The inputs at which the data are to be entered and S0, S1 must be stable for a set-up time before the LOW to HIGH transition of CP.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PHI |
9722 |
DIP-16 |
9950 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
詢價(jià) | ||
PH |
23+ |
SOP |
5000 |
原裝正品,假一罰十 |
詢價(jià) | ||
恩XP |
21+ |
NA |
20 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
PHI |
25+ |
DIP-16 |
65428 |
百分百原裝現(xiàn)貨 實(shí)單必成 |
詢價(jià) | ||
PHI |
24+ |
SOP3.9 |
2987 |
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電! |
詢價(jià) | ||
PHI |
22+ |
CDIP |
11190 |
原裝正品 |
詢價(jià) | ||
PHI |
24+ |
DIP-16 |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實(shí)單! |
詢價(jià) | ||
PHI |
24+ |
SOP16 |
56800 |
特價(jià)現(xiàn)貨,下單送華為手機(jī).香港 日本 新加坡 |
詢價(jià) | ||
PHI |
22+ |
CDIP |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
PHI |
22+ |
DIP |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) |