首頁>HEF4035B>規(guī)格書詳情

HEF4035B中文資料飛利浦數(shù)據(jù)手冊PDF規(guī)格書

HEF4035B
廠商型號

HEF4035B

功能描述

4-bit universal shift register

文件大小

98.07 Kbytes

頁面數(shù)量

8

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡稱

Philips飛利浦

中文名稱

荷蘭皇家飛利浦官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-5-20 18:58:00

人工找貨

HEF4035B價格和庫存,歡迎聯(lián)系客服免費人工找貨

HEF4035B規(guī)格書詳情

DESCRIPTION

The HEF4035B is a fully synchronous edge-triggered 4-bit shift register with a clock input (CP), four synchronous parallel data inputs (P0 to P3), two synchronous serial data inputs (J, K), a synchronous parallel enable input (PE), buffered parallel outputs from all 4-bit positions (O0 to O3), a true/complement input (T/C) and an overriding asynchronous master reset input (MR). Each register is of a D-type master-slave flip-flop.

Operation is synchronous (except for MR) and is edge-triggered on the LOW to HIGH transition of the CP input. When PE is HIGH, data is loaded into the register from P0 to P3 on the LOW to HIGH transition of CP.

When PE is LOW, data is shifted into the first register position from J and K and all the data in the register is shifted one position to the right on the LOW to HIGH transition of CP. D-type entry is obtained by interconnecting J and K. When J = HIGH and K = LOW the first stage is in the toggle mode. When J = LOW and K = HIGH the first stage is in the hold mode.

產(chǎn)品屬性

  • 型號:

    HEF4035B

  • 制造商:

    PHILIPS

  • 制造商全稱:

    NXP Semiconductors

  • 功能描述:

    4-bit universal shift register

供應商 型號 品牌 批號 封裝 庫存 備注 價格
PHILLIPS
24+/25+
39
原裝正品現(xiàn)貨庫存價優(yōu)
詢價
PHILI
2019
DIP
5
原裝現(xiàn)貨支持BOM配單服務
詢價
PHILI
18+
DIP
37066
全新原裝現(xiàn)貨,可出樣品,可開增值稅發(fā)票
詢價
PHILIPS
21+
DIP-20
30
原裝現(xiàn)貨假一賠十
詢價
NXP
25+
SOT146
188600
全新原廠原裝正品現(xiàn)貨 歡迎咨詢
詢價
PHI
24+
DIP
2987
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電!
詢價
TI/德州儀器
21+
DIP28
3000
百域芯優(yōu)勢 實單必成 可開13點增值稅發(fā)票
詢價
652
23+
06+
65480
詢價
NXP/恩智浦
24+
DIP
60
原裝現(xiàn)貨假一賠十
詢價
進口原裝
23+
#NAME?
1025
優(yōu)勢庫存
詢價