首頁>HY57V641620ET-6>規(guī)格書詳情
HY57V641620ET-6中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多HY57V641620ET-6規(guī)格書詳情
DESCRIPTION
The Hynix HY57V641620E(L/S)T(P) series is a 67,108,864bit CMOS Synchronous DRAM, ideally suited for the memory applications which require wide data I/O and high bandwidth. HY57V641620E(L/S)T(P) is organized as 4banks of 1,048,576x16.
HY57V641620E(L/S)T(P) is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized withthe rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
FEATURES
? Voltage: VDD, VDDQ 3.3V supply voltage
? All device pins are compatible with LVTTL interface
? 54 Pin TSOPII (Lead or Lead Free Package)
? All inputs and outputs referenced to positive edge of system clock
? Data mask function by UDQM, LDQM
? Internal four banks operation
? Auto refresh and self refresh
? 4096 Refresh cycles / 64ms
? Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
? Programmable CASLatency; 2, 3 Clocks
? Burst Read Single Write operation
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
HY |
24+ |
TSOP |
20000 |
全新原廠原裝,進口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢價 | ||
HYNIX |
2016+ |
TSOP |
9000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
Skhynix |
1844+ |
TSOP |
6528 |
只做原裝正品假一賠十為客戶做到零風險!! |
詢價 | ||
HY |
2022+ |
TSSOP54 |
13 |
原廠原裝,假一罰十 |
詢價 | ||
SAMSUNG/三星 |
23+ |
TSSOP54 |
30000 |
房間原裝現(xiàn)貨特價熱賣,有單詳談 |
詢價 | ||
HYNIX/海力士 |
22+ |
TSOP54 |
9000 |
原裝正品 |
詢價 | ||
專營HYNIX |
22+ |
專營SAMSUNG |
30000 |
十七年VIP會員,誠信經(jīng)營,一手貨源,原裝正品可零售! |
詢價 | ||
專營HYNIX |
23+ |
TSOP |
3500 |
詢價 | |||
SAMSUNG/三星 |
05+ |
TSSOP54 |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
SAMSUNG/三星 |
21+ |
TSSOP54 |
5000 |
全新原裝現(xiàn)貨 價格優(yōu)勢 |
詢價 |