ICS543MT中文資料ICST數(shù)據(jù)手冊(cè)PDF規(guī)格書
ICS543MT規(guī)格書詳情
Description
The ICS543 is a cost effective way to produce a high quality clock output divided from a clock input. The chip accepts a clock input up to 90 MHz at 5.0 V, and by using proprietary Phase Locked Loop (PLL) techniques, produces a divide by 3, 5, 6, or 10, or a multiply by 2 of the input clock. There are two outputs on the chip, one being a low-skew divide by two of the other. So, for instance, if an 81 MHz input clock is used, the ICS543 can produce low skew 27 MHz and 13.5 MHz clocks. The chip has an all-chip power down mode that stops the outputs low, and an OE pin that tri-states the outputs.
Features
? Packaged in 8 pin SOIC
? Low cost clock divider and 2X multiplier
? Low skew (500ps) outputs. One is ÷ 2 of other.
? Easy to use with other generators and buffers
? Input clock frequency up to 90 MHz at 5 V
? Output clock duty cycle of 45/55
? Power Down turns off chip
? Output Enable
? Full CMOS clock swings with 25 mA drive capability at TTL levels
? Advanced, low power CMOS process
? Operating voltages of 3.0 to 5.5 V
產(chǎn)品屬性
- 型號(hào):
ICS543MT
- 制造商:
ICS
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT |
21+ |
16TSSOP |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) | ||
ICS |
23+ |
SSOP16 |
1100 |
特價(jià)庫(kù)存 |
詢價(jià) | ||
INTEGRATE |
24+ |
35200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | |||
ICS |
6000 |
面議 |
19 |
TSSOP-16 |
詢價(jià) | ||
ICS |
24+ |
TSSOP |
300 |
詢價(jià) | |||
ICS |
24+ |
SSOP-20 |
2987 |
只售原裝自家現(xiàn)貨!誠(chéng)信經(jīng)營(yíng)!歡迎來(lái)電! |
詢價(jià) | ||
ICS |
24+ |
TSSOP-16 |
5825 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存! |
詢價(jià) | ||
IDT |
22+ |
SOP |
5000 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價(jià) | ||
ICS |
23+ |
TSSOP16 |
11500 |
原裝現(xiàn)貨,價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
ICS |
23+ |
TSSOP16 |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣! |
詢價(jià) |