首頁>ISPLSI5256VE-125LT100>規(guī)格書詳情

ISPLSI5256VE-125LT100中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書

ISPLSI5256VE-125LT100
廠商型號(hào)

ISPLSI5256VE-125LT100

功能描述

In-System Programmable 3.3V SuperWIDE High Density PLD

文件大小

246.54 Kbytes

頁面數(shù)量

24

生產(chǎn)廠商 Lattice Semiconductor
企業(yè)簡(jiǎn)稱

Lattice萊迪思

中文名稱

萊迪思半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-13 15:19:00

ISPLSI5256VE-125LT100規(guī)格書詳情

ispLSI 5000VE Description

The ispLSI 5000VE Family of In-System Programmable High Density Logic Devices is based on Generic Logic Blocks (GLBs) of 32 registered macrocells and a single Global Routing Pool (GRP) structure interconnecting the GLBs.

Outputs from the GLBs drive the Global Routing Pool (GRP) between the GLBs. Switching resources are provided to allow signals in the Global Routing Pool to drive any or all the GLBs in the device. This mechanism allows fast, efficient connections across the entire device.

Features

? Second Generation SuperWIDE HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC DEVICE

— 3.3V Power Supply

— User Selectable 3.3V/2.5V I/O

— 12000 PLD Gates / 256 Macrocells

— Up to 144 I/O Pins

— 256 Registers

— High-Speed Global Interconnect

— SuperWIDE Generic Logic Block (32 Macrocells) for Optimum Performance

— SuperWIDE Input Gating (68 Inputs) for Fast Counters, State Machines, Address Decoders, etc.

— PCB Efficient Ball Grid Array (BGA) Package Options

— Interfaces with Standard 5V TTL Devices

? HIGH PERFORMANCE E2CMOS? TECHNOLOGY

— fmax = 165 MHz Maximum Operating Frequency

— tpd = 6.0 ns Propagation Delay

— TTL/3.3V/2.5V Compatible Input Thresholds and Output Levels

— Electrically Erasable and Reprogrammable

— Non-Volatile

— Programmable Speed/Power Logic Path Optimization

? IN-SYSTEM PROGRAMMABLE

— Increased Manufacturing Yields, Reduced Time-to Market, and Improved Product Quality

— Reprogram Soldered Devices for Faster Debugging

? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND 3.3V IN-SYSTEM PROGRAMMABLE

? ARCHITECTURE FEATURES

— Enhanced Pin-Locking Architecture with Single Level Global Routing Pool and SuperWIDE GLBs

— Wrap Around Product Term Sharing Array Supports up to 35 Product Terms Per Macrocell

— Macrocells Support Concurrent Combinatorial and Registered Functions

— Macrocell Registers Feature Multiple Control Options Including Set, Reset and Clock Enable

— Four Dedicated Clock Input Pins Plus Macrocell Product Term Clocks

— Programmable I/O Supports Programmable Bus Hold, Pull-up, Open Drain and Slew Rate Options

— Four Global Product Term Output Enables, Two Global OE Pins and One Product Term OE per Macrocell

產(chǎn)品屬性

  • 型號(hào):

    ISPLSI5256VE-125LT100

  • 功能描述:

    CPLD - 復(fù)雜可編程邏輯器件

  • RoHS:

  • 制造商:

    Lattice

  • 存儲(chǔ)類型:

    EEPROM

  • 大電池?cái)?shù)量:

    128

  • 最大工作頻率:

    333 MHz

  • 延遲時(shí)間:

    2.7 ns

  • 可編程輸入/輸出端數(shù)量:

    64

  • 工作電源電壓:

    3.3 V

  • 最大工作溫度:

    + 90 C

  • 最小工作溫度:

    0 C

  • 封裝/箱體:

    TQFP-100

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
LATTE/萊迪斯
23+
NA/
209
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價(jià)
LATTICE/萊迪斯
23+
QFP
6850
只做原廠原裝正品現(xiàn)貨!假一賠十!
詢價(jià)
LATTICE
NA
5650
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨
詢價(jià)
LATTICE
2023+
SMD
19551
安羅世紀(jì)電子只做原裝正品貨
詢價(jià)
LATTICE SEMICONDUCTOR
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國著名電子元器件獨(dú)立分銷
詢價(jià)
LATTICE
23+
TQFP100
8000
只做原裝現(xiàn)貨
詢價(jià)
LATTICE
23+
TQFP100
7000
詢價(jià)
LATTICE
23+
TQFP100
8560
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣!
詢價(jià)
LATTICE
21+
TQFP100
10000
原裝現(xiàn)貨假一罰十
詢價(jià)
LATTICE
BGAQFP
488
原盒原包裝只有原裝假一罰十價(jià)優(yōu)!
詢價(jià)