首頁>ISPLSI5384VE-125LB272>規(guī)格書詳情

ISPLSI5384VE-125LB272中文資料萊迪思數(shù)據(jù)手冊PDF規(guī)格書

ISPLSI5384VE-125LB272
廠商型號

ISPLSI5384VE-125LB272

功能描述

In-System Programmable 3.3V SuperWIDE??High Density PLD

文件大小

242.23 Kbytes

頁面數(shù)量

22

生產(chǎn)廠商 Lattice Semiconductor
企業(yè)簡稱

Lattice萊迪思

中文名稱

萊迪思半導體公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-13 0:45:00

ISPLSI5384VE-125LB272規(guī)格書詳情

ispLSI 5000VE Description

The ispLSI 5000VE Family of In-System Programmable High Density Logic Devices is based on Generic Logic Blocks (GLBs) of 32 registered macrocells and a single Global Routing Pool (GRP) structure interconnecting the GLBs.

Outputs from the GLBs drive the Global Routing Pool (GRP) between the GLBs. Switching resources are provided to allow signals in the Global Routing Pool to drive any or all the GLBs in the device. This mechanism allows fast, efficient connections across the entire device.

Features

? Second Generation SuperWIDE HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC DEVICE

— 3.3V Power Supply

— User Selectable 3.3V/2.5V I/O

— 18000 PLD Gates / 384 Macrocells

— Up to 192 I/O Pins

— 384 Registers

— High-Speed Global Interconnect

— SuperWIDE Generic Logic Block (32 Macrocells) for Optimum Performance

— SuperWIDE Input Gating (68 Inputs) for Fast Counters, State Machines, Address Decoders, etc.

— PCB Efficient Ball Grid Array (BGA) Package Options

— Interfaces with Standard 5V TTL Devices

? HIGH PERFORMANCE E2CMOS? TECHNOLOGY

— fmax = 165 MHz Maximum Operating Frequency

— tpd = 6.0 ns Propagation Delay

— TTL/3.3V/2.5V Compatible Input Thresholds and Output Levels

— Electrically Erasable and Reprogrammable

— Non-Volatile

— Programmable Speed/Power Logic Path Optimization

? IN-SYSTEM PROGRAMMABLE

— Increased Manufacturing Yields, Reduced Time-toMarket, and Improved Product Quality

— Reprogram Soldered Devices for Faster Debugging

? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND 3.3V IN-SYSTEM PROGRAMMABLE

? ARCHITECTURE FEATURES

— Enhanced Pin-Locking Architecture with SingleLevel Global Routing Pool and SuperWIDE GLBs

— Wrap Around Product Term Sharing Array Supports up to 35 Product Terms Per Macrocell

— Macrocells Support Concurrent Combinatorial and Registered Functions

— Macrocell Registers Feature Multiple Control Options Including Set, Reset and Clock Enable

— Four Dedicated Clock Input Pins Plus Macrocell Product Term Clocks

— Programmable I/O Supports Programmable Bus Hold, Pull-up, Open Drain and Slew Rate Options

— Four Global Product Term Output Enables, Two Global OE Pins and One Product Term OE per Macrocell

產(chǎn)品屬性

  • 型號:

    ISPLSI5384VE-125LB272

  • 功能描述:

    CPLD - 復雜可編程邏輯器件

  • RoHS:

  • 制造商:

    Lattice

  • 存儲類型:

    EEPROM

  • 大電池數(shù)量:

    128

  • 最大工作頻率:

    333 MHz

  • 延遲時間:

    2.7 ns

  • 可編程輸入/輸出端數(shù)量:

    64

  • 工作電源電壓:

    3.3 V

  • 最大工作溫度:

    + 90 C

  • 最小工作溫度:

    0 C

  • 封裝/箱體:

    TQFP-100

供應商 型號 品牌 批號 封裝 庫存 備注 價格
LATTICE
1101+
BGA
38
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
LATTICE
23+
BGA256
1124
全新原裝現(xiàn)貨
詢價
LatticeSemiconductorCorp
24+
272-BGA(27x27)
66800
原廠授權(quán)一級代理,專注汽車、醫(yī)療、工業(yè)、新能源!
詢價
LATTICE
22+
BGA
2309
品牌專業(yè)分銷商,可以零售
詢價
LATTICE
23+
BGA
28000
原裝正品
詢價
LATTICE
23+
BGA
3200
詢價
Lattice
23+
BGA
3600
絕對全新原裝!現(xiàn)貨!特價!請放心訂購!
詢價
LATTICE
24+
BGA
2140
全新原裝!現(xiàn)貨特價供應
詢價
LATTICE
21+
BGA
10000
原裝現(xiàn)貨假一罰十
詢價
LATTICE
22+
BGA
2000
原裝正品現(xiàn)貨
詢價