首頁(yè)>JM38510/32502BRA>規(guī)格書詳情

JM38510/32502BRA中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

JM38510/32502BRA
廠商型號(hào)

JM38510/32502BRA

功能描述

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

絲印標(biāo)識(shí)

32502BRA

封裝外殼

CDIP

文件大小

1.58154 Mbytes

頁(yè)面數(shù)量

32 頁(yè)

生產(chǎn)廠商 Texas Instruments
企業(yè)簡(jiǎn)稱

TI1德州儀器

中文名稱

德州儀器官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-24 22:30:00

人工找貨

JM38510/32502BRA價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

JM38510/32502BRA規(guī)格書詳情

Choice of Eight Latches or Eight D-Type

Flip-Flops in a Single Package

3-State Bus-Driving Outputs

Full Parallel Access for Loading

Buffered Control Inputs

Clock-Enable Input Has Hysteresis to

Improve Noise Rejection (’S373 and ’S374)

P-N-P Inputs Reduce DC Loading on Data

Lines (’S373 and ’S374)

description

These 8-bit registers feature 3-state outputs

designed specifically for driving highly capacitive

or relatively low-impedance loads. The

high-impedance 3-state and increased

high-logic-level drive provide these registers with

the capability of being connected directly to and

driving the bus lines in a bus-organized system

without need for interface or pullup components.

These devices are particularly attractive for

implementing buffer registers, I/O ports,

bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are

transparent D-type latches, meaning that while

the enable (C or CLK) input is high, the Q outputs

follow the data (D) inputs. When C or CLK is taken

low, the output is latched at the level of the data

that was set up.

The eight flip-flops of the ’LS374 and ’S374 are

edge-triggered D-type flip-flops. On the positive

transition of the clock, the Q outputs are set to the

logic states that were set up at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design

as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered

output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic

levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines

significantly.

OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new

data can be entered, even while the outputs are off.

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI
2020+
CDIP-20
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
TI
14+
CDIP-20
2
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
TI/TEXAS
23+
DIP
8931
詢價(jià)
TI/德州儀器
22+
CDIP
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價(jià)
TI/德州儀器
21+
CDIP
13880
公司只售原裝,支持實(shí)單
詢價(jià)
TI
21+
CDIP-20
3200
公司只做原裝,誠(chéng)信經(jīng)營(yíng)
詢價(jià)
TI/德州儀器
23+
NA/
10
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價(jià)
德州
23+
DIP
65480
詢價(jià)
TI
24+
CDIP-20
4650
詢價(jià)
TI
20+
N/A
3600
專業(yè)配單,原裝正品假一罰十,代理渠道價(jià)格優(yōu)
詢價(jià)