首頁>K4H510838D-TLA0>規(guī)格書詳情
K4H510838D-TLA0中文資料三星數(shù)據(jù)手冊PDF規(guī)格書
K4H510838D-TLA0規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產(chǎn)品屬性
- 型號:
K4H510838D-TLA0
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
2020+ |
TSOP |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
SAMSUNG |
16+ |
TSOP |
2154 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
SAMSUNG/三星 |
23+ |
NA/ |
195 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
SAMSUNG |
23+ |
TSOP |
8890 |
價格優(yōu)勢/原裝現(xiàn)貨/客戶至上/歡迎廣大客戶來電查詢 |
詢價 | ||
SAMSUNG/三星 |
0713+ |
TSOP |
10463 |
只做原廠原裝,認準寶芯創(chuàng)配單專家 |
詢價 | ||
SAMSUNG/三星 |
22+ |
TSSOP66 |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價 | ||
SAMSUNG? |
22+ |
TSOP? |
5000 |
全新原裝現(xiàn)貨特價.. |
詢價 | ||
SAMSUNG |
1844+ |
TSOP |
6528 |
只做原裝正品假一賠十為客戶做到零風險!! |
詢價 | ||
SAMSUNG/三星 |
2223+ |
TSOP54 |
26800 |
只做原裝正品假一賠十為客戶做到零風險 |
詢價 | ||
SAMSUNG |
6000 |
面議 |
19 |
TSOP |
詢價 |