首頁>K4H511638A-TLB0>規(guī)格書詳情
K4H511638A-TLB0中文資料三星數據手冊PDF規(guī)格書
K4H511638A-TLB0規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產品屬性
- 型號:
K4H511638A-TLB0
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SAMSUNG/三星 |
1824+ |
TSOP |
1080 |
原裝現貨專業(yè)代理,可以代拷程序 |
詢價 | ||
SAMSUNG |
24+ |
BGA |
6980 |
原裝現貨,可開13%稅票 |
詢價 | ||
SAMSUNG |
24+ |
TSSOP-66 |
4650 |
詢價 | |||
K4H511638B-TCB0 |
100 |
100 |
詢價 | ||||
SAMSUNG |
22+23+ |
TSSOP |
37580 |
絕對原裝正品全新進口深圳現貨 |
詢價 | ||
SAMSUN |
23+ |
SSOP |
5500 |
現貨,全新原裝 |
詢價 | ||
SAMSUNG |
23+ |
TSOP |
8560 |
受權代理!全新原裝現貨特價熱賣! |
詢價 | ||
SAMSUNG |
23+ |
TSSOP |
50000 |
全新原裝正品現貨,支持訂貨 |
詢價 | ||
SAMSUNG |
16+ |
BGA |
4000 |
進口原裝現貨/價格優(yōu)勢! |
詢價 | ||
SAM |
NA |
8560 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 |