首頁>K4H561638A-TCA2>規(guī)格書詳情
K4H561638A-TCA2中文資料三星數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- K4H561638A-TCA0
- K4H560838N
- K4H560838M-TLB0
- K4H560838M-TLA2
- K4H560838M-TLA0
- K4H560838M-TCB0
- K4H560838M-TCA2
- K4H560838M-TCA0
- K4H560838J-LCSLASHLCC
- K4H560838J-LCSLASHLB3
- K4H560838J-LC/LCC
- K4H560838J-LC/LB3
- K4H560838J
- K4H560838J
- K4H560838J
- K4H560838H-UCSLASHLCC
- K4H560838H-UCSLASHLB3
- K4H560838H-UCSLASHLB0
K4H561638A-TCA2規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產(chǎn)品屬性
- 型號:
K4H561638A-TCA2
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
12+ |
TSOP |
6 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
SAMSUNG/三星 |
22+ |
TSOP |
12000 |
只做原裝、原廠優(yōu)勢渠道、假一賠十 |
詢價 | ||
SAMSUNG/三星 |
2020+ |
TSOP-56 |
3300 |
全新原裝現(xiàn)貨,一片也是批量價。 |
詢價 | ||
SAMSUNG/三星 |
23+ |
TSOP-66 |
13000 |
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 | ||
SAMSUNG |
589220 |
16余年資質(zhì) 絕對原盒原盤 更多數(shù)量 |
詢價 | ||||
SAMSANG |
19+ |
TSOP-56 |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價 | ||
SAMSUNG |
24+ |
TSOP-56 |
25000 |
一級專營品牌全新原裝熱賣 |
詢價 | ||
SAMSUNG |
23+ |
SSOP-66 |
5000 |
原裝正品,假一罰十 |
詢價 | ||
SAMSUNG |
2020+ |
TSOP-56 |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
SAMSUNG |
01+ |
TSOP |
3 |
普通 |
詢價 |