首頁>LMK04714-Q1>規(guī)格書詳情

LMK04714-Q1中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

LMK04714-Q1
廠商型號

LMK04714-Q1

功能描述

LMK04714-Q1 Automotive Grade Ultra-Low-Noise JESD204B/C Dual-Loop Clock Jitter Cleaner

文件大小

3.15647 Mbytes

頁面數(shù)量

116

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI德州儀器

中文名稱

美國德州儀器公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-7 8:46:00

LMK04714-Q1規(guī)格書詳情

1 Features

? AEC-Q100 Grade 1: –40°C to 125°C

? Maximum clock output frequency: 3255 MHz

? Multi-mode: dual PLL, single PLL, and clock

distribution

? 6-GHz external VCO or distribution input

? Ultra-low noise, at 2500 MHz:

– 54-fs RMS jitter (12 kHz to 20 MHz)

– 64-fs RMS jitter (100 Hz to 20 MHz)

– –157.6-dBc/Hz noise floor

? Ultra-low noise, at 3200 MHz:

– 61-fs RMS jitter (12 kHz to 20 MHz)

– 67-fs RMS jitter (100 Hz to 100 MHz)

– –156.5-dBc/Hz noise floor

? PLL2

– PLL FOM of –230 dBc/Hz

– PLL 1/f of –128 dBc/Hz

– Phase detector rate up to 320 MHz

– Two integrated VCOs: 2440 to 2600 MHz

and 2945 to 3255 MHz

? Up to 14 differential device clocks

– CML, LVPECL, LCPECL, HSDS, LVDS, and

2xLVCMOS programmable outputs

? Up to 1 buffered VCXO/XO output

– LVPECL, LVDS, 2xLVCMOS programmable

? 1-1023 CLKOUT integer divider

? 1-8191 SYSREF integer divider

? 25-ps step analog delay for SYSREF clocks

? Digital delay and dynamic digital delay for device

clocks and SYSREF

? Holdover mode with PLL1

? 0-delay with PLL1 or PLL2

? High Reliability

– Controlled Baseline

– One Assembly/Test Site

– One Fabrication Site

– Extended Product Life Cycle

– Extended Product-Change Notification

– Product Traceability

2 Applications

? Automotive Radar

? Data Converter Clocking

? LIDAR

3 Description

The LMK04714-Q1 is a high performance clock

conditioner with JEDEC JESD204B/C support for

space applications.

The 14 clock outputs from PLL2 can be configured

to drive seven JESD204B/C converters or other logic

devices using device and SYSREF clocks. SYSREF

can be provided using both DC and AC coupling.

Not limited to JESD204B/C applications, each of the

14 outputs can be individually configured as highperformance

outputs for traditional clocking systems.

This device can be configured for operation in dual

PLL, single PLL, or clock distribution modes with or

without SYSREF generation or reclocking. PLL2 may

operate with either internal or external VCO.

The high performance combined with features like the

ability to trade off between power and performance,

dual VCOs, dynamic digital delay, and holdover allows

to provide flexible high performance clocking trees.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI
24+
開發(fā)板
20000
絕對原裝現(xiàn)貨
詢價
NS
22+
LLP
3000
原裝正品,支持實單
詢價
TI
24+
WQFN-64
35200
一級代理/放心采購
詢價
TexasInstruments
18+
ICCLOCKDUALPLL64WQFN
6580
公司原裝現(xiàn)貨/歡迎來電咨詢!
詢價
TI
23+
NA
20000
詢價
TI(德州儀器)
23+
QFN64EP(9x9)
2181
原裝現(xiàn)貨,免費供樣,技術(shù)支持,原廠對接
詢價
TI(德州儀器)
23+
NA/
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費送樣,原廠技術(shù)支持!!!
詢價
NS
17+
QFN
383
詢價
TI/德州儀器
23+
QFN
1500
只供應(yīng)原裝正品 歡迎詢價
詢價
TI
2020+
QFN
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價