首頁>M38510SLASH32502BRA>規(guī)格書詳情
M38510SLASH32502BRA中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- M38510SLASH32502B2A
- M38510SLASH32502B2A
- M38510SLASH32501BSA
- M38510SLASH32501BRA
- M38510SLASH32501B2A
- M38510SLASH32404BRA
- M38510SLASH32404B2A
- M38510SLASH32403SSA
- M38510SLASH32403SSA
- M38510SLASH32403SRA
- M38510SLASH32403SRA
- M38510SLASH32403SRA
- M38510SLASH32403BSA
- M38510SLASH32403BSA
- M38510SLASH32403BRA
- M38510SLASH32403BRA
- M38510SLASH32403BRA
- M38510SLASH32403B2A
M38510SLASH32502BRA規(guī)格書詳情
Choice of Eight Latches or Eight D-Type
Flip-Flops in a Single Package
3-State Bus-Driving Outputs
Full Parallel Access for Loading
Buffered Control Inputs
Clock-Enable Input Has Hysteresis to
Improve Noise Rejection (’S373 and ’S374)
P-N-P Inputs Reduce DC Loading on Data
Lines (’S373 and ’S374)
description
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are
transparent D-type latches, meaning that while
the enable (C or CLK) input is high, the Q outputs
follow the data (D) inputs. When C or CLK is taken
low, the output is latched at the level of the data
that was set up.
The eight flip-flops of the ’LS374 and ’S374 are
edge-triggered D-type flip-flops. On the positive
transition of the clock, the Q outputs are set to the
logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design
as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered
output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic
levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines
significantly.
OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new
data can be entered, even while the outputs are off.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MTSUBISH |
23+ |
NA/ |
3820 |
原裝現(xiàn)貨,當天可交貨,原型號開票 |
詢價 | ||
MIT |
24+ |
SSOP |
20000 |
全新原廠原裝,進口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢價 | ||
MIT |
2023+ |
SSOP |
4165 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價 | ||
MIT |
98+ |
SSOP42 |
16 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
RENESAS |
01+ |
SOP |
1000 |
普通 |
詢價 | ||
RENESAS/瑞薩 |
23+ |
SOP |
90000 |
一定原裝正品/香港現(xiàn)貨 |
詢價 | ||
MIT |
SSOP42 |
899933 |
集團化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價 | |||
MITSUBIS |
22+ |
SSOP |
3000 |
原裝正品,支持實單 |
詢價 | ||
MIT |
589220 |
16余年資質(zhì) 絕對原盒原盤 更多數(shù)量 |
詢價 | ||||
MIT |
24+ |
SSOP |
3200 |
十年品牌!原裝現(xiàn)貨!!! |
詢價 |