首頁>MK50H25DIP>規(guī)格書詳情
MK50H25DIP中文資料意法半導體數(shù)據(jù)手冊PDF規(guī)格書
MK50H25DIP規(guī)格書詳情
SECTION 2 - INTRODUCTION
The SGS - Thomson MK50H25 Link Level Controller is a VLSI semiconductor device which provides complete link level data communications control conforming to the 1984 and 1988 CCITT versions of X.25. The MK50H25 will perform frame formating including: frame delimiting with flags, transparency (so-called bit-stuffing), error recovery by retransmission, sequence number control, S (supervisory) and U (unnumbered) frame control, plus FCS (CRC) generation and detection. The MK50H25 also supports X.75 and X.32 (with its XID frame support), as well as single channel ISDN LAPD (with its support of UI frames and extended addressing capabilities).
SECTION 1 - FEATURES
■ System clock rate up to 33 MHz (MK50H25 - 33), 25 MHz (MK50H25 - 25), or 16 MHz (MK50H25 - 16).
■ Data rate up to 20 Mbps continuous (MK50H25 - 33) or up to 51 Mbps bursted
■ On chip DMA control with programmable burst length.
■ DMA transfer rate of up to 13.3 Mbytes/sec using optional 5 SYSCLK DMA cycle (150 nS) at 33 MHz SYSCLK.
■ Complete Level 2 implementation compatible with X.25 LAPB, ISDN LAPD, X.32, and X.75 Protocols. Handles all error recovery, sequencing, and S and U frame control.
■ Pin-for-pin and architecturally compatible with MK5025 (X.25/LAPD), MK5027 (CCS#7) and MK5029(SDLC).
■ Buffer Management includes:
- Initialization Block
- Separate Receive and Transmit Rings
- Variable Descriptor Ring and Window Sizes.
■ Separate 64-byte Transmit and Receive FIFO.
■ Programmable Transmit FIFO hold-off watermark.
■ Handles all HDLC frame formatting:
- Zero bit insertion and deletion
- FCS (CRC) generation and detection
- Frame delimiting with flags
■ Programmable Single or Extended Address and Control fields.
■ Five programmable timer/counters: T1, T3, TP, N1, N2
■ Programmable minimum frame spacing on transmission (number of flags between frames).
- Programmable from 1 to 62 flags between frames
■ Selectable FCS (CRC) of 16 or 32 bits, and passing of entire FCS to buffer.
■ Testing Facilities:
- Internal Loopback
- Silent Loopback
- Optional Internal Data Clock Generation
- Self Test.
■ Programmable for full or half duplex operation
■ Programmable Watchdog Timers for RCLK and TCLK (to detect absence of data clocks)
■ Option causing received data to effectively be odd-byte aligned, in addition to standard evenbyte alignment.
■ Available in 52 pin PLCC(for use with external ROM), or 48 pin DIP packages.
產(chǎn)品屬性
- 型號:
MK50H25DIP
- 制造商:
STMICROELECTRONICS
- 制造商全稱:
STMicroelectronics
- 功能描述:
HIGH SPEED LINK LEVEL CONTROLLER
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
ST |
DIP48 |
68500 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
ST/意法 |
22+ |
DIP-48 |
3000 |
原裝正品,支持實單 |
詢價 | ||
ST |
99+ |
PLCC52 |
100 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
ST |
23+ |
PLCC52 |
7000 |
絕對全新原裝!100%保質量特價!請放心訂購! |
詢價 | ||
ST |
23+ |
DIP-48 |
16900 |
正規(guī)渠道,只有原裝! |
詢價 | ||
ST |
3 |
公司優(yōu)勢庫存 熱賣中!! |
詢價 | ||||
ST |
24+ |
PLCC-52 |
4650 |
詢價 | |||
ST |
24+ |
DIP-48 |
200000 |
原裝進口正口,支持樣品 |
詢價 | ||
ST |
99+ |
DIP/48 |
48 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
詢價 | ||
ST |
24+ |
DIP48 |
48 |
詢價 |