MT8941AE中文資料Mitel數(shù)據(jù)手冊PDF規(guī)格書
MT8941AE規(guī)格書詳情
Description
The MT8941 is a dual digital phase-locked loop providing the timing and synchronization signals for the T1 or CEPT transmission links and the ST-BUS. The first PLL provides the T1 clock (1.544 MHz) synchronized to the input frame pulse at 8 kHz. The timing signals for the CEPT transmission link and the ST-BUS are provided by the second PLL locked to an internal or an external 8 kHz frame pulse signal.
Features
? Provides T1 clock at 1.544 MHz locked to an 8 kHz reference clock (frame pulse)
? Provides CEPT clock at 2.048 MHz and STBUS clock and timing signals locked to an internal or external 8 kHz reference clock
? Typical inherent output jitter (unfiltered)= 0.07 UI peak-to-peak
? Typical jitter attenuation at: 10 Hz=23 dB,100 Hz=43 dB, 5 to 40 kHz ≥ 64 dB
? Jitter-free “FREE-RUN” mode
? Uncommitted two-input NAND gate
? Low power CMOS technology
Applications
? Synchronization and timing control for T1 and CEPT digital trunk transmission links
? ST- BUS clock and frame pulse source
產(chǎn)品屬性
- 型號:
MT8941AE
- 制造商:
MITEL
- 制造商全稱:
Mitel Networks Corporation
- 功能描述:
CMOS ST-BUS⑩ FAMILY Advanced T1/CEPT Digital Trunk PLL
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MITEL |
23+ |
NA/ |
20 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
MT |
23+ |
DIP24 |
20000 |
全新原裝假一賠十 |
詢價 | ||
MT |
23+ |
DIP# |
2513 |
原廠原裝正品 |
詢價 | ||
MIT |
2020+ |
DIP-24 |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
MITEL |
24+ |
DIP24 |
6880 |
只做原裝,公司現(xiàn)貨庫存 |
詢價 | ||
MT |
24+ |
DIP-24 |
16800 |
絕對原裝進口現(xiàn)貨,假一賠十,價格優(yōu)勢!? |
詢價 | ||
MT |
22+ |
DIP |
100000 |
代理渠道/只做原裝/可含稅 |
詢價 | ||
MIT |
2023+ |
DIP-24 |
53500 |
正品,原裝現(xiàn)貨 |
詢價 | ||
MITEL |
24+ |
DIP-24 |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
MT |
DIP24 |
95+ |
45 |
全新原裝進口自己庫存優(yōu)勢 |
詢價 |