N74F373DB集成電路(IC)的鎖存器規(guī)格書(shū)PDF中文資料

廠商型號(hào) |
N74F373DB |
參數(shù)屬性 | N74F373DB 封裝/外殼為20-SSOP(0.209",5.30mm 寬);包裝為管件;類(lèi)別為集成電路(IC)的鎖存器;產(chǎn)品描述:IC DTYPE LATCH OCTAL 20SSOP |
功能描述 | Latch/flip-flop |
封裝外殼 | 20-SSOP(0.209",5.30mm 寬) |
文件大小 |
268.67 Kbytes |
頁(yè)面數(shù)量 |
14 頁(yè) |
生產(chǎn)廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡(jiǎn)稱(chēng) |
NEXPERIA【安世】 |
中文名稱(chēng) | 安世半導(dǎo)體(中國(guó))有限公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-5-24 20:00:00 |
人工找貨 | N74F373DB價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
N74F373DB規(guī)格書(shū)詳情
FEATURES
? 8-bit transparent latch — 74F373
? 8-bit positive edge triggered register — 74F374
? 3-State outputs glitch free during power-up and power-down
? Common 3-State output register
? Independent register and 3-State buffer operation
? SSOP Type II Package
DESCRIPTION
The 74F373 is an octal transparent latch coupled to eight 3-State
output devices. The two sections of the device are controlled
independently by enable (E) and output enable (OE) control gates.
The data on the D inputs is transferred to the latch outputs when the
enable (E) input is HIGH. The latch remains transparent to the data
input while E is HIGH, and stores the data that is present one set-up
time before the HIGH-to-LOW enable transition.
The 3-State output buffers are designed to drive heavily loaded
3-State buses, MOS memories, or MOS microprocessors.
The active-LOW output enable (OE) controls all eight 3-State buffers
independent of the latch operation. When OE is LOW, latched or
transparent data appears at the output.
When OE is HIGH, the outputs are in high impedance “off” state,
which means they will neither drive nor load the bus.
The 74F374 is an 8-bit edge triggered register coupled to eight
3-State output buffers. The two sections of the device are controlled
independently by clock (CP) and output enable (OE) control gates.
The register is fully edge triggered. The state of the D input, one
set-up time before the LOW-to-HIGH clock transition is transferred
to the corresponding flip-flop’s Q output.
The 3-State output buffers are designed to drive heavily loaded
3-State buses, MOS memories, or MOS microprocessors.
The active-LOW output enable (OE) controls all eight 3-State buffers
independent of the register operation. When OE is LOW, the data in
the register appears at the outputs. When OE is HIGH, the outputs
are in high impedance “off” state, which means they will neither drive
nor load the bus.
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
N74F373DB,118
- 制造商:
NXP USA Inc.
- 類(lèi)別:
集成電路(IC) > 鎖存器
- 系列:
74F
- 包裝:
管件
- 邏輯類(lèi)型:
D 型透明鎖存器
- 電路:
8:8
- 輸出類(lèi)型:
三態(tài)
- 電壓 - 供電:
4.5V ~ 5.5V
- 延遲時(shí)間 - 傳播:
2ns
- 電流 - 輸出高、低:
3mA,24mA
- 工作溫度:
0°C ~ 70°C
- 安裝類(lèi)型:
表面貼裝型
- 封裝/外殼:
20-SSOP(0.209",5.30mm 寬)
- 供應(yīng)商器件封裝:
20-SSOP
- 描述:
IC DTYPE LATCH OCTAL 20SSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PHILIPS/飛利浦 |
24+ |
NA/ |
5250 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開(kāi)票 |
詢(xún)價(jià) | ||
NEXPERIA/安世 |
25+ |
NA |
860000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢(xún)價(jià) | ||
PHILIPS/飛利浦 |
24+ |
SOP20W |
43200 |
鄭重承諾只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
PHI |
24+ |
SOP7.2mm |
385 |
詢(xún)價(jià) | |||
PHILIPS/飛利浦 |
23+ |
SSOP20 |
20000 |
原廠授權(quán)一級(jí)代理,專(zhuān)業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢(xún)價(jià) | ||
NXP USA Inc. |
2022+ |
20-SSOP |
38550 |
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷(xiāo) |
詢(xún)價(jià) | ||
NXP Semiconductors |
22+ |
NA |
500000 |
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂(yōu) |
詢(xún)價(jià) | ||
PHIL |
24+/25+ |
900 |
原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu) |
詢(xún)價(jià) | |||
NXP |
24+ |
SOT146(DIP20) |
6000 |
進(jìn)口原裝正品假一賠十,貨期7-10天 |
詢(xún)價(jià) | ||
PHILIPS/飛利浦 |
06PB |
SOP20W |
150 |
只做原裝正品 |
詢(xún)價(jià) |