首頁(yè)>QL3025-2PQ208M>規(guī)格書詳情

QL3025-2PQ208M中文資料etc未分類制造商數(shù)據(jù)手冊(cè)PDF規(guī)格書

QL3025-2PQ208M
廠商型號(hào)

QL3025-2PQ208M

功能描述

60,000 Usable PLD Gate pASIC3 FPGA Combining High Performance and High Density

文件大小

239.12 Kbytes

頁(yè)面數(shù)量

14 頁(yè)

生產(chǎn)廠商 List of Unclassifed Manufacturers
企業(yè)簡(jiǎn)稱

ETC1etc未分類制造商

中文名稱

未分類制造商

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二

更新時(shí)間

2025-2-12 22:30:00

QL3025-2PQ208M規(guī)格書詳情

[QUICK LOGIC]

Product Summary

The pASIC 3 FPGA family features up to 60,000 usable PLD gates. pASIC 3 FPGAs are fabricated on a 0.35mm four-layer metal process using Quick Logic’s patented ViaLink technology to provide a unique combination of high performance, high density, low cost, and extreme ease-of-use.

Device Highlights

High Performance and High Density

■60,000 Usable PLD Gates with 316 I/Os

■16-bit counter speeds over 300 MHZ, data path speeds over 400 MHz

■0.35um four-layer metal non-volatile CMOS process for smallest die sizes

Easy to Use/Fast Development Cycles

■100 routable with 100 utilization and complete pin-out stability

■Variable-grain logic cells provide high performance and 100 utilization

■Comprehensive design tools include high quality Verilog/VHDL synthesis

Advanced I/O Capabilities

■Interfaces with both 3.3 volt and 5.0 volt devices

■PCI compliant with 3.3V and 5.0V buses for -1/-2 speed grades

■Full JTAG boundary scan

■Registered I/O cells with individually controlled clocks and output enables

Features

Total of 180 I/O pins

■308 bidirectional input/output pins, PCI-compliant for 5.0 volt and 3.3 volt buses for -1/-2 speed grades

■8 high-drive input/distributed network pins Eight Low-Skew Distributed Networks

■Two array clock/control networks available to the logic cell flip-flop clock, set and reset inputs - each

driven by an input-only pin

■Up to six global clock/control networks available to the logic cell F1, clock, set and reset inputs and the input and I/O register clock, reset and enable inputs as well as the output enable control - each driven by an input-only or I/O pin, or any logic cell output or I/O cell feedback High Performance

■Input + logic cell + output total delays under 6 ns

■Data path speeds exceeding 400 MHz

■Counter speeds over 300 MHz

產(chǎn)品屬性

  • 型號(hào):

    QL3025-2PQ208M

  • 功能描述:

    Field Programmable Gate Array(FPGA)

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
DESICCA
2020+
QFP
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
QUICK
23+
BGA
8890
價(jià)格優(yōu)勢(shì)/原裝現(xiàn)貨/客戶至上/歡迎廣大客戶來(lái)電查詢
詢價(jià)
QUICK
BGA
68500
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨
詢價(jià)
QUICKLOGIC/ETC
0104/0047/0025
n/a
26
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
QC
23+
65480
詢價(jià)
22+
QFP
9852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)
QUKLOG
23+
NA/
3262
原廠直銷,現(xiàn)貨供應(yīng),賬期支持!
詢價(jià)
QUALCOMM
22+
BGA
3000
原裝正品,支持實(shí)單
詢價(jià)
QUICKLOGIC/ETC
589220
16余年資質(zhì) 絕對(duì)原盒原盤 更多數(shù)量
詢價(jià)
DESICCANT
QFP
899933
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價(jià)