首頁>SAA7221HS>規(guī)格書詳情

SAA7221HS中文資料飛利浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書

SAA7221HS
廠商型號(hào)

SAA7221HS

功能描述

Integrated MPEG AVGD decoders

文件大小

101.26 Kbytes

頁面數(shù)量

28

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡(jiǎn)稱

Philips飛利浦

中文名稱

荷蘭皇家飛利浦官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-5-21 10:43:00

人工找貨

SAA7221HS價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

SAA7221HS規(guī)格書詳情

GENERAL DESCRIPTION

The SAA7215HS, SAA7216HS, SAA7221H is a MPEG-2 source decoder which combines audio decoding and video decoding. Additionally to these basic MPEG functions it also provides means for enhanced graphics, background display and/or on-screen display as well as encoding of output video. Due to an optimized architecture for audio and video decoding, maximum capacity in external memory and processing power from the external CPU is available for graphics support.

FEATURES

General features

? Integrated MPEG AVGD decoder: audio, video and graphics decoding and digital video encoding

? 5 planes display chain: background colour, background plane, MPEG display plane, graphics plane and cursor plane

? 16-Mbit or 32-Mbit external Synchronous DRAM (SDRAM) for MPEG audio and video decoding and graphics data storage

? Single or double external SDRAM organized as 1 M × 16 or 2 × 1 M × 16 (two independent 16-bit data bus) interfacing at 81 MHz. Due to efficient memory use in MPEG decoding, more than 1 Mbit is available for

graphics in the single SDRAM configuration where as 17 Mbits are available in the double SDRAM configuration.

? All basic operations of the AVGD decoder are possible in both 16- and 32-Mbit configuration; enhanced

performance is achieved by the use of 32-Mbit external SDRAM

? Targeted to BSkyB 3.0 and Canal+ basic box and web box specifications

? Fast 16-bit data + 22-bit address synchronous or asynchronous interface with external controller at up to

40.5 MHz

? Dedicated input for compressed audio and video in Packetized Elementary Stream (PES) or Elementary

Stream (ES) in byte wide or bit serial format. Accompanying strobe signals distinguish between audio

and video data. Transport stream error correction available.

? Audio and/or video can also be input via the CPU interface in PES or ES in 8 or 16-bit parallel format

? Single 27 or 40.5 MHz external clock for time base reference and internal processing. Internal system time

base at 90 kHz can be synchronized via CPU port. All required decoding and presentation clocks are generated internally.

? Flexible memory allocation under control of the external CPU enables optimized partitioning of memory for

different tasks

? Optimum compatibility with T-MIPS controller family (SAA7214, SAA7219 and successors)

? Boundary scan testing implemented

? External SDRAM self test

? Supply voltage: 3.3 V; package: SQFP208.

產(chǎn)品屬性

  • 型號(hào):

    SAA7221HS

  • 制造商:

    PHILIPS

  • 制造商全稱:

    NXP Semiconductors

  • 功能描述:

    Integrated MPEG AVGD decoders

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
NXP/恩智浦
24+
NA/
4168
原廠直銷,現(xiàn)貨供應(yīng),賬期支持!
詢價(jià)
NXP/恩智浦
25+
BGA
860000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
PHI
23+
QFP
8560
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣!
詢價(jià)
NXP
08+
BGA
6000
絕對(duì)原裝自己現(xiàn)貨
詢價(jià)
NXP
22+
BGA
3000
原裝正品,支持實(shí)單
詢價(jià)
NXP/恩智浦
21+
BGA
10000
原裝現(xiàn)貨假一罰十
詢價(jià)
PHILIPS
2016+
QFP/208
6528
只做原廠原裝現(xiàn)貨!終端客戶個(gè)別型號(hào)可以免費(fèi)送樣品!
詢價(jià)
NXP
24+
BGA
65200
一級(jí)代理/放心采購(gòu)
詢價(jià)
PHILIPS
24+
QFP208
5
詢價(jià)
NXP
25+23+
BGA
29215
絕對(duì)原裝正品現(xiàn)貨,全新深圳原裝進(jìn)口現(xiàn)貨
詢價(jià)