首頁>SN54S374>規(guī)格書詳情

SN54S374中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

SN54S374
廠商型號

SN54S374

功能描述

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

文件大小

1.58154 Mbytes

頁面數(shù)量

32

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI1德州儀器

中文名稱

美國德州儀器公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-5-21 13:37:00

人工找貨

SN54S374價格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

SN54S374規(guī)格書詳情

Choice of Eight Latches or Eight D-Type

Flip-Flops in a Single Package

3-State Bus-Driving Outputs

Full Parallel Access for Loading

Buffered Control Inputs

Clock-Enable Input Has Hysteresis to

Improve Noise Rejection (’S373 and ’S374)

P-N-P Inputs Reduce DC Loading on Data

Lines (’S373 and ’S374)

description

These 8-bit registers feature 3-state outputs

designed specifically for driving highly capacitive

or relatively low-impedance loads. The

high-impedance 3-state and increased

high-logic-level drive provide these registers with

the capability of being connected directly to and

driving the bus lines in a bus-organized system

without need for interface or pullup components.

These devices are particularly attractive for

implementing buffer registers, I/O ports,

bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are

transparent D-type latches, meaning that while

the enable (C or CLK) input is high, the Q outputs

follow the data (D) inputs. When C or CLK is taken

low, the output is latched at the level of the data

that was set up.

The eight flip-flops of the ’LS374 and ’S374 are

edge-triggered D-type flip-flops. On the positive

transition of the clock, the Q outputs are set to the

logic states that were set up at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design

as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered

output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic

levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines

significantly.

OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new

data can be entered, even while the outputs are off.

產(chǎn)品屬性

  • 型號:

    SN54S374

  • 制造商:

    Texas Instruments

  • 功能描述:

    Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1-Element 20-Pin CDIP Tube

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
SN54S374JB
10
10
詢價
TI
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價
TI
23+
CDIP
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
TI
24+
CDIP|20
71000
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢價
AMD
QQ咨詢
CDIP
835
全新原裝 研究所指定供貨商
詢價
AMD
24+
CDIP20
3629
原裝優(yōu)勢!房間現(xiàn)貨!歡迎來電!
詢價
IR
23+
TO-220
50000
全新原裝假一賠十
詢價
TI
07+
DIP
1350
絕對全新原裝正品,現(xiàn)貨假壹賠佰
詢價
TI
NA
8650
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
詢價
TI
2016+
DIP
6528
只做進(jìn)口原裝現(xiàn)貨!假一賠十!
詢價