SN54S374J中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
SN54S374J |
功能描述 | OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS |
絲印標(biāo)識(shí) | |
封裝外殼 | CDIP |
文件大小 |
1.58154 Mbytes |
頁面數(shù)量 |
32 頁 |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI1【德州儀器】 |
中文名稱 | 德州儀器官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-4-29 10:31:00 |
人工找貨 | SN54S374J價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
SN54S374J規(guī)格書詳情
Choice of Eight Latches or Eight D-Type
Flip-Flops in a Single Package
3-State Bus-Driving Outputs
Full Parallel Access for Loading
Buffered Control Inputs
Clock-Enable Input Has Hysteresis to
Improve Noise Rejection (’S373 and ’S374)
P-N-P Inputs Reduce DC Loading on Data
Lines (’S373 and ’S374)
description
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are
transparent D-type latches, meaning that while
the enable (C or CLK) input is high, the Q outputs
follow the data (D) inputs. When C or CLK is taken
low, the output is latched at the level of the data
that was set up.
The eight flip-flops of the ’LS374 and ’S374 are
edge-triggered D-type flip-flops. On the positive
transition of the clock, the Q outputs are set to the
logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design
as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered
output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic
levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines
significantly.
OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new
data can be entered, even while the outputs are off.
產(chǎn)品屬性
- 型號(hào):
SN54S374J
- 制造商:
Texas Instruments
- 功能描述:
Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1-Element 20-Pin CDIP Tube
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI |
07+ |
DIP |
1350 |
絕對(duì)全新原裝正品,現(xiàn)貨假壹賠佰 |
詢價(jià) | ||
TI/德州儀器 |
21+ |
CDIP20 |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) | ||
TI |
23+ |
DIP |
3000 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售! |
詢價(jià) | ||
TI |
DIP |
630 |
正品原裝--自家現(xiàn)貨-實(shí)單可談 |
詢價(jià) | |||
24+ |
5 |
自己現(xiàn)貨 |
詢價(jià) | ||||
TI |
24+ |
DIP |
5000 |
只做原裝公司現(xiàn)貨 |
詢價(jià) | ||
TI/德州儀器 |
24+ |
DIP |
3690 |
只供應(yīng)原裝正品 歡迎詢價(jià) |
詢價(jià) | ||
TI |
23+24 |
DIP |
29850 |
原廠原包裝。終端BOM表可配單。可開13%增值稅發(fā)票 |
詢價(jià) | ||
TI |
2023+ |
DIP |
5800 |
進(jìn)口原裝,現(xiàn)貨熱賣 |
詢價(jià) | ||
TI/ |
22+23+ |
DIP |
8000 |
新到現(xiàn)貨,只做原裝進(jìn)口 |
詢價(jià) |