首頁(yè)>SY10EL34ZG>規(guī)格書詳情

SY10EL34ZG集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器規(guī)格書PDF中文資料

SY10EL34ZG
廠商型號(hào)

SY10EL34ZG

參數(shù)屬性

SY10EL34ZG 封裝/外殼為16-SOIC(0.154",3.90mm 寬);包裝為卷帶(TR);類別為集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器;產(chǎn)品描述:IC CLK GEN /2/4/8 3.3/5V 16-SOIC

功能描述

5V/3.3V ?2, ?4, ?8 Clock Generation Chip

封裝外殼

16-SOIC(0.154",3.90mm 寬)

文件大小

176.55 Kbytes

頁(yè)面數(shù)量

7 頁(yè)

生產(chǎn)廠商 Micrel Semiconductor
企業(yè)簡(jiǎn)稱

Micrel麥瑞半導(dǎo)體

中文名稱

麥瑞半導(dǎo)體官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-19 11:12:00

SY10EL34ZG規(guī)格書詳情

General Description

The SY10/100EL34/L are low-skew ÷2, ÷4, ÷8 clock generation chips designed explicitly for low-skew clock generation applications. The internal dividers are synchronous to each other; therefore, the common output edges are all precisely aligned. The devices can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the VBB output should be connected to the CLK input and bypassed to ground via a 0.01μF capacitor. The VBB output is designed to act as the switching reference for the input of the EL34/L under single-ended input conditions. As a result, this pin can only source/sink up to 0.5mA of current.

The common enable (EN ) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the divider stages. The internal enable flip flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input.

Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as for multiple EL34/Ls in a system.

Features

? 3.3V and 5V power supply options

? 50ps output-to-output skew

? Synchronous enable/disable

? Master Reset for synchronization

? Internal 75K? input pull-down resistors

? Available in 16-pin SOIC package

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    SY10EL34ZG

  • 制造商:

    Microchip Technology

  • 類別:

    集成電路(IC) > 時(shí)鐘發(fā)生器,PLL,頻率合成器

  • 系列:

    10EL, Precision Edge?

  • 包裝:

    卷帶(TR)

  • 類型:

    時(shí)鐘發(fā)生器

  • PLL:

  • 輸入:

    ECL,PECL

  • 輸出:

    時(shí)鐘

  • 比率 - 輸入:

    1:3

  • 差分 - 輸入:

    是/是

  • 分頻器/倍頻器:

    是/無

  • 電壓 - 供電:

    4.75V ~ 5.5V

  • 工作溫度:

    -40°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    16-SOIC(0.154",3.90mm 寬)

  • 供應(yīng)商器件封裝:

    16-SOIC

  • 描述:

    IC CLK GEN /2/4/8 3.3/5V 16-SOIC

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
MICREL/麥瑞
22+
SOP16
6550
絕對(duì)原裝公司現(xiàn)貨!
詢價(jià)
Micrel
23+
16-SOIC
7750
全新原裝優(yōu)勢(shì)
詢價(jià)
MicrelInc
22+23+
16-SOIC
16149
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢價(jià)
MICREL
24+
SOP16P
6868
原裝現(xiàn)貨,可開13%稅票
詢價(jià)
Micrel
24+
SOIC-16
28500
授權(quán)代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價(jià)銷售
詢價(jià)
Microchip
22+
16SOIC
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
Microchip Technology
24+
16-SOIC(0.154 3.90mm 寬)
9350
獨(dú)立分銷商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證
詢價(jià)
Microchip
22+
NA
1899
加我QQ或微信咨詢更多詳細(xì)信息,
詢價(jià)
Microchip Technology
24+
16-SOIC
56200
一級(jí)代理/放心采購(gòu)
詢價(jià)
MICEL
2023+
SOP16
5800
進(jìn)口原裝,現(xiàn)貨熱賣
詢價(jià)