首頁>HY57V561620BLT-6I>規(guī)格書詳情
HY57V561620BLT-6I中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多HY57V561620BLT-6I規(guī)格書詳情
DESCRIPTION
The HY57V561620B is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY57V561620B is organized as 4banks of 4,194,304x16.
HY57V561620B is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
FEATURES
? Single 3.3±0.3V power supply
? All device pins are compatible with LVTTL interface
? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch
? All inputs and outputs referenced to positive edge of system clock
? Data mask function by UDQM, LDQM
? Internal four banks operation
? Auto refresh and self refresh
? 8192 refresh cycles / 64ms
? Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
? Programmable CAS Latency ; 2, 3 Clocks
產(chǎn)品屬性
- 型號:
HY57V561620BLT-6I
- 制造商:
HYNIX
- 制造商全稱:
Hynix Semiconductor
- 功能描述:
4 Banks x 4M x 16Bit Synchronous DRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
HYNIX |
23+ |
TSOP/54 |
7000 |
絕對全新原裝!100%保質(zhì)量特價!請放心訂購! |
詢價 | ||
HYNIX/海力士 |
22+ |
TSSOP54 |
8650 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
HY |
24+ |
TSOP |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
HY |
21+ |
TSOP |
10000 |
原裝現(xiàn)貨假一罰十 |
詢價 | ||
HYNIX |
24+ |
9850 |
公司原裝現(xiàn)貨/隨時可以發(fā)貨 |
詢價 | |||
HYNIX/海力士 |
24+ |
TSSOP54 |
10000 |
全新原裝現(xiàn)貨庫存 |
詢價 | ||
HYNIX |
2020+ |
TSSOP |
40 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 | ||
HYUNDAI |
99+ |
TSOP54 |
3560 |
全新原裝進(jìn)口自己庫存優(yōu)勢 |
詢價 | ||
HY |
23+ |
NA/ |
4056 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票 |
詢價 | ||
HYNIX |
TSOP |
53650 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 |