首頁>HY57V641620HGLT-P>規(guī)格書詳情

HY57V641620HGLT-P中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書

HY57V641620HGLT-P
廠商型號

HY57V641620HGLT-P

功能描述

4 Banks x 1M x 16Bit Synchronous DRAM

文件大小

86.73 Kbytes

頁面數(shù)量

12

生產(chǎn)廠商 Hynix Semiconductor
企業(yè)簡稱

Hynix海力士

中文名稱

海力士半導(dǎo)體官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-11 22:58:00

HY57V641620HGLT-P規(guī)格書詳情

DESCRIPTION

The Hynix HY57V641620HG is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY57V641620HG is organized as4banks of 1,048,576x16. HY57V641620HG is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.

FEATURES

? Single 3.3±0.3V power supply Note)

? All device pins are compatible with LVTTL interface

? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch

? All inputs and outputs referenced to positive edge of system clock

? Data mask function by UDQM or LDQM

? Internal four banks operation

? Auto refresh and self refresh

? 4096 refresh cycles / 64ms

? Programmable Burst Length and Burst Type

- 1, 2, 4, 8 or Full page for Sequential Burst

- 1, 2, 4 or 8 for Interleave Burst

? Programmable CASLatency ; 2, 3 Clocks

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
HYNIX
2016+
TSOP54
3000
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
LEVELONE
23+
QFP
6500
全新原裝假一賠十
詢價
HYNIX
23+
NA/
119
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
Skhynix
1844+
TSOP54
6528
只做原裝正品假一賠十為客戶做到零風(fēng)險!!
詢價
HYNIX
23+
NA
2200
專業(yè)優(yōu)勢供應(yīng)
詢價
HYNIX
24+
TSOP
35200
一級代理/放心采購
詢價
HYNIX
TSOP54
68900
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨!
詢價
24+
QFP
5
詢價
HYNIX
19+
256800
原廠代理渠道,每一顆芯片都可追溯原廠;
詢價
HYNIX
23+
TSOP54
8650
受權(quán)代理!全新原裝現(xiàn)貨特價熱賣!
詢價