首頁>MK50H28Q25>規(guī)格書詳情
MK50H28Q25中文資料意法半導體數據手冊PDF規(guī)格書
MK50H28Q25規(guī)格書詳情
SECTION 2 - DESCRIPTION
The STMicroelectronics MK50H28 Multi-Logical Link Communications Controller is a CMOS VLSI device which provides link level data communications control for Frame Relay Applications on Permanent Virtual Circuits (PVCs). The MK50H28 will perform frame formating including: frame delimiting with flags, transparency (so-called ”bitstuffing”), plus FCS (CRC) generation and detection. It also supports Local Management Interface (LMI) protocol with the ”O(jiān)ptional Bidirectional Procedures” (Annex D, T1.617 - 1991 and T1.617a- 1994).
SECTION 1 - FEATURES
■ Based on ITU Q.933 Annex A and T1.617 Annex D Standards for Frame Relay Service and Additional Pocedures for Permanent Virtual Circuits(PVCs).
■ Optional Transparent Mode (no LMI Protocol Processing - all frame data received).
■ Local Management Link Protocol with optional Bi-directional message processing.
■ Detects and indicates service-affecting errors in the timing or content of events.
■ Programmable Timers/Counters: nT1/T391, nT2/T392, nN1/N391, nN2/N392, nN3/N393 and dN1 for the LMI/LIV channel.
■ Provides Error Counters for the LMI channel and Congestion Statistics for all the active channels.
■ LMI/LIV Frames can be transmitted/received on DLCI 0 or 1023.
■ Supports reception of up to 4 octets of address field with a maximum of 8192 active channels or DLCIs (Data Link Connection Identifiers)
■ Priority DLCI scheme for channels requiring higher rate of service.
■ Buffer Management includes:
- Initialization Block
- Address Look Up Table
- Context Table
- Separate Receive and Transmit Rings of variable size for each active channel
■ On chip DMA control with programmable burst length.
■ Handles all HDLC frame formatting:
- Zero bit insertion and deletion
- FCS (CRC) generation and detection
- Frame delimiting with flags
■ Programmable minimum frame spacing on transmission (1-62 flags between frames).
■ Selectable FCS (CRC) of 16 or 32 bits.
■ Testing Facilities: Internal Loopback, Silent
■ Loopback, Clockless Loopback, and Self Test.
■ System clock rates up to 25 MHz.
■ CMOS process; Fully compatible with both 8 and 16 bit systems; All inputs and outputs are TTL compatible.
■ Programmable for full or half duplex operation.
■ Pin-for-pin compatible and architecturally the same as the MK50H25 (X.25/LAPD) and MK50H27 (CCS#7).
產品屬性
- 型號:
MK50H28Q25
- 制造商:
STMicroelectronics
- 功能描述:
FRAME RELAY CTRL - Rail/Tube
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MOSTEK |
8650+ |
CDIP |
43 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
MOS |
24+/25+ |
120 |
原裝正品現貨庫存價優(yōu) |
詢價 | |||
ST |
2017+ |
TO-252 |
6528 |
只做原裝正品!假一賠十! |
詢價 | ||
ST/意法 |
23+ |
PLCC-52 |
13000 |
原廠授權一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 | ||
ST |
23+ |
DIP |
9526 |
詢價 | |||
MOSTEK |
25+23+ |
DIP-16 |
6739 |
絕對原裝正品全新進口深圳現貨 |
詢價 | ||
ST |
2022 |
PLCC |
2600 |
全新原裝現貨熱賣 |
詢價 | ||
ST |
23+ |
PLCC |
16900 |
正規(guī)渠道,只有原裝! |
詢價 | ||
MOSTEK |
8317 |
DIP-16/陶瓷 |
19 |
原裝現貨海量庫存歡迎咨詢 |
詢價 | ||
ST |
PLCC |
800 |
正品原裝--自家現貨-實單可談 |
詢價 |