首頁(yè)>MT46V64M8TG-75ZL>規(guī)格書詳情
MT46V64M8TG-75ZL中文資料鎂光數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
MT46V64M8TG-75ZL |
功能描述 | DOUBLE DATA RATE DDR SDRAM |
文件大小 |
2.55598 Mbytes |
頁(yè)面數(shù)量 |
68 頁(yè) |
生產(chǎn)廠商 | Micron Technology |
企業(yè)簡(jiǎn)稱 |
Micron【鎂光】 |
中文名稱 | 美國(guó)鎂光科技有限公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-5-4 23:00:00 |
人工找貨 | MT46V64M8TG-75ZL價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
MT46V64M8TG-75ZL規(guī)格書詳情
Functional Description
The DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the DDR SDRAM effectively consists of a single 2n-bit-wide, one-clockcycle data transfer at the internal DRAM core and two corresponding n-bit-wide, onehalf-clock-cycle data transfers at the I/O pins.
Features
? VDD = +2.5V ±0.2V, VDDQ = +2.5V ±0.2V
? VDD = +2.6V ±0.1V, VDDQ = +2.6V ±0.1V (DDR400)
? Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture (x16 has two – one per byte)
? Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
? Differential clock inputs (CK and CK#)
? Commands entered on each positive CK edge
? DQS edge-aligned with data for READs; centeraligned with data for WRITEs
? DLL to align DQ and DQS transitions with CK
? Four internal banks for concurrent operation
? Data mask (DM) for masking write data
(x16 has two – one per byte)
? Programmable burst lengths: 2, 4, or 8
? Auto refresh
– 64ms, 8192-cycle(Commercial and industrial)
– 16ms, 8192-cycle (Automotive)
? Self refresh (not available on AT devices)
? Longer-lead TSOP for improved reliability (OCPL)
? 2.5V I/O (SSTL_2 compatible)
? Concurrent auto precharge option is supported
? tRAS lockout supported (tRAP = tRCD)
產(chǎn)品屬性
- 型號(hào):
MT46V64M8TG-75ZL
- 制造商:
MICRON
- 制造商全稱:
Micron Technology
- 功能描述:
DOUBLE DATA RATE DDR SDRAM
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MT |
24+ |
NA/ |
3291 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票 |
詢價(jià) | ||
MICRON |
20+ |
TSOP |
2960 |
誠(chéng)信交易大量庫(kù)存現(xiàn)貨 |
詢價(jià) | ||
MICRON |
25+23+ |
TSSOP-66 |
52326 |
絕對(duì)原裝正品現(xiàn)貨,全新深圳原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
MT |
22+ |
TSOP |
3000 |
原裝正品,支持實(shí)單 |
詢價(jià) | ||
MICRON |
19+ |
TSOP |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價(jià) | ||
MICRON/美光 |
2403+ |
TSSOP |
6489 |
原裝現(xiàn)貨熱賣!十年芯路!堅(jiān)持! |
詢價(jià) | ||
MICRON |
22+ |
TSOP |
2000 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
MICRON |
23+ |
TSOP |
5000 |
原裝正品,假一罰十 |
詢價(jià) | ||
MT |
24+ |
SOP |
3 |
詢價(jià) | |||
MT |
22+ |
TSOP |
25000 |
只做原裝,一站式BOM配單,假一罰十 |
詢價(jià) |